

LTM4710-1

### Low V<sub>IN</sub>, Quad 8A Silent Switcher µModule Regulator

- Quad Output Step-Down µModule<sup>®</sup> Regulator with **Configurable 8A Output Array**
- Ultralow Noise Silent Switcher<sup>®</sup>2 Architecture
- <sup>n</sup> **CISPR32 Class B Compliant**
- Input Voltage Range: 2.5V to 5.5V
- Output Voltage Range: 0.5V to 3.6V
- 8A DC Output Current, Each Channel
- Parallelable for Higher Output Current
- $\blacksquare$   $\pm$ 1.5% Maximum Total DC Output Voltage Accuracy
- Selectable Switching Frequency: 1MHz to 5MHz
- **Power Good Indicator**
- Die Temperature Monitoring
- 6mm  $\times$  12mm  $\times$  3.54mm Land Grid Array (LGA) with Presolder Package

### **APPLICATIONS**

- Optical Communications
- Multi-Rail Point-of-Load Regulation
- Field Programmable Gate Arrays (FPGAs), Digital Signal Processing (DSPs) and Application Specific Integrated Circuits (ASICs) Applications
- n Telecom, Datacom, Networking System All registered trademarks and trademarks are the property of their respective owners.<br>
Telecom, Datacom, Networking System

# FEATURES DESCRIPTION

The LTM<sup>®</sup>4710-1 is a quad DC/DC step-down µModule (micromodule) regulator with 8A per output. The package includes the switching controllers, the power MOSFETs, inductors and all supported components. Operating over an input voltage range of 2.5V to 5.5V. Channel 1's output voltage can be set by only one external resistor, where the outputs for channel 2, channel 3, and channel 4 can be set by two external resistors. All output voltages are programmable up to 3.6V.

The LTM4710-1 employs Silent Switcher 2 architecture with internal hot loop bypass capacitors to achieve both low electromagnetic interference (EMI) and high efficiency. The LTM4710-1 is packaged in a compact (6mm  $\times$  12mm  $\times$  3.54mm) LGA with presolder package and is RoHS compliant.

#### **Configurable Output Array**



# TYPICAL APPLICATION



**Paralleled Single Output, 32A DC/DC μModule Regulator**

**Efficiency at 1.2V<sub>OUT</sub>** 



PINS NOT SHOWN IN THIS CIRCUIT: SSTT, SW

1

#### Document Feedback www.datasheetall.com

### <span id="page-1-0"></span>ABSOLUTE MAXIMUM RATINGS **(Note 1)**

All Pins Except GND and AGND*n* ................. –0.3V to 6V Operating Junction Temperature (Note 2)............................. –40°C to 125°C Storage Temperature Range .................. –55°C to 125°C Peak Solder Reflow Body Temperature ................. 250°C



### <span id="page-1-1"></span>PIN CONFIGURATION

**(See [Pin Functions](#page-6-0), [Package Pinout Description](#page-20-0) table)**

# ORDER INFORMATION



• Contact the factory for parts specified with wider operating temperature • Recommended LGA and BGA PCB Assembly and Manufacturing ranges. Pad or ball finish code is per IPC/JEDEC J-STD-609.

**Procedures** 

• LGA and BGA Package and Tray Drawings

### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over specified internal

**operating junction temperature range (Note 2), otherwise specifications are at TA = 25°C, VIN = 3.3V, per the typical application.**



**Note 1:** Stresses beyond those listed under [Absolute Maximum Ratings](#page-1-0) may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTM4710-1 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTM4710E-1 is guaranteed to meet performance specifications over the 0°C to 125°C internal operating temperature range. Specifications over the full –40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4710I-1 is guaranteed to meet

specifications over the full –40°C to 125°C internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

**Note 3:** See output current thermal derating curves for different V<sub>IN</sub>, V<sub>OUT</sub> and  $T_A$ .

**Note 4:** Wafer sort tested.

**Note 5:** Guaranteed by design.

### <span id="page-3-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**







**Power Loss, 4-Channel Paralleled**   $V_{IN} = 5.5V$ 



**Input vs Load Current VIN = 5.5V, 4-Channel Paralleled**



**Power Loss, 4-Channel Paralleled**   $V_{IN} = 2.5V$ 7  $0.5V_{\text{OUT}}$ , 1.0MHz 0.8VOUT, 1.2MHz 6  $1.0V<sub>OUT</sub>$ , 1.4MHz ÷, 5 POWER LOSS (W) POWER LOSS (W) 4 3 2 1 0 0 4 8 12 16 20 24 28 32 LOAD CURRENT (A)

47101 G04



**Power Loss, 4-Channel Paralleled**   $V_{IN} = 3.3V$ 



**Input vs Load Current VIN = 3.3V, 4-Channel Paralleled**



#### www.datasheetall.com

### TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**











LOAD CURRENT (A)

47101 G16

INPUT CURRENT (A)

INPUT CURRENT (A)





**Input vs Load Current VIN = 3.3V, Single Channel**

> $0.5V<sub>OUT</sub>$ , 1.0MHz 0.8VOUT, 1.4MHz 1.0VOUT, 1.6MHz  $1.2V<sub>OUT</sub>$ ,  $1.6MHz$  $1.5V<sub>OUT</sub>$ ,  $1.6MHz$  $1.8V_{\text{OUT}}$ ,  $1.6MHz$  $2.5V<sub>OUT</sub>$ , 1.6MHz

**Power Loss, Single Channel VIN = 5.5V**



**Input vs Load Current VIN = 5.5V, Single Channel**



Rev. A

#### www.datasheetall.com

LOAD CURRENT (A) 0 1 2 3 4 5 6 7 8

47101 G17

5

### TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**



**Persistence On Steady State Voltage Ripple Load Transient Response**  $1\mu s/DIV$   $47101$  $V_{IN} = 3.3V$ ,  $V_{OUT} = 0.6V$ ,  $I_{OUT} = 30A$ ,  $f_{\mathsf{SW}}$  = 1.5MHz,  $\mathsf{C}_{\mathsf{OUT}}$  = 100µF  $\times$  4 **V<sub>OUT</sub>** AC-COUPLED 10mV/DIV



 $V_{IN} = 3.3V$ ,  $V_{OUT} = 0.6V$ ,  $f_{SW} = 1.5MHz$ , C<sub>OUT</sub> = 100μF × 4, C<sub>FF</sub> = 20pF,<br>0A ~ 7.5A (25%) LOAD STEP, 4-PHASE

100μs/DIV 47101 G21



6

**Load Regulation, 1V DC3164A-B Demo Board**



#### **Radiated Emissions 8A Load on Each Channel DC3164A-B, without Ferrite Bead**



### <span id="page-6-0"></span>PIN FUNCTIONS



**PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY.**

**GND (Bank 1, Banks 10 – 12, Pin A9):** Power Ground Pins for All Input and Output Returns.

**VIN1, VIN2, VIN3, VIN4 (Banks 2 – 5, Pin D9):** Power Input Pins. Apply input voltage between these pins and GND pins. Recommend placing input decoupling capacitance directly between  $V_{IN}$  pins and GND pins.

V<sub>OUT1</sub>, V<sub>OUT2</sub>, V<sub>OUT3</sub>, V<sub>OUT4</sub> (Banks 6 – 9): Power Output Pins of Each Switching Mode Regulator. Apply output load between these pins and GND pins. Recommend placing output decoupling capacitance directly between these pins and GND pins.

**RUN1, RUN2, RUN3, RUN4 (Pins A5, F5, K5, R5):** Enables chip operation by connecting RUN above 0.4V. Connecting it to GND shuts down the device.

**FB1, FB2, FB3, FB4 (Pins A6, F6, K6, R6):** The negative input of the error amplifier for the switching mode regulator channel. The LTM4710-1 regulates the voltage between FB and AGND to 500mV. For FB1, this pin is internally connected to  $V_{OSNS1}$  with a 10k 0.5% precision resistor. Different output voltages can be programmed with an additional resistor between  $V_{OSNS1}$  and AGND. For FB2, FB3 and FB4, a resistor divider connecting to  $V_{OIII}$ sets the output voltage. In PolyPhase® operation, tie the FB pins to  $V_{IN}$  to disable the internal error amplifier. See the [Applications Information](#page-8-0) section for details.

**SSTT1, SSTT2, SSTT3, SSTT4 (Pins B5, G5, L5, T5):** Soft-Start, Tracking and Temperature Monitor Pins. An internal 10μA current into an external capacitor on the soft-start pin programs the output voltage ramp rate during start-up. When SSTT is below 0.5V, the  $V_{FR}$  pin voltage will track the SSTT pin voltage. When SSTT is above 0.5V, the tracking function is disabled, the internal reference resumes control of the error amplifier and the SSTT pin servos to a voltage representative of a junction temperature. During shutdown and fault conditions, the SSTT pin is pulled to ground.

**COMP1b, COMP2b, COMP3b, COMP4b (Pins B6, G6, L6, T6):** Internal Compensation Network. These pins are to be connected to their respective COMPa pins. When utilizing specific external compensation, float these pins.

**PG1, PG2, PG3, PG4 (Pins C5, H5, M5, U5):** Output power good with open-drain logic of the switching mode regulator channel. PG is pulled to ground when the voltage on the FB pin is not within –2% and +10% of the internal 0.5V reference.

**COMP1a, COMP2a, COMP3a, COMP4a (Pins C6, H6, M6, U6):** Current control threshold and error amplifier compensation point of the switching mode regulator channel.

**MODE1, MODE2, MODE3, MODE4 (Pins D5, J5, N5, V5):** MODE pin facilitates multiphase operation and synchronization to an external clock. Depending on the mode of operation, the MODE either accepts a clock pulse or outputs a clock pulse at its operating frequency. See the [Applications Information](#page-8-0) section for details.

**RT1, RT2, RT3, RT4 (Pins D6, J6, N6, V6):** The frequency pin sets the oscillator frequency with an external resistor to AGND or sets the phasing for multiphase operation. See the [Applications Information](#page-8-0) of section for frequency adjustment.

**V<sub>OSNS1</sub>** (Pin D7): Output Voltage Sense Pin of Channel 1. Internally, this pin is connected to the FB1 pin with a 10k, 0.5% precision resistor. It is very important to connect this pin to the  $V_{\text{OUT}}$  since this is the feedback path and cannot be left open. See the [Applications Information](#page-8-0) section for details.

**AGND1, AGND2, AGND3, AGND4 (Pins D8, H7, L7, U7):** The AGND pin is the output voltage remote ground sense. Connect the AGND pin directly to the negative terminal of the output capacitor at the load and to the feedback divider resistor.

**SW1, SW2, SW3, SW4 (Pins G2, K2, N2, T2):** Switching node waveform monitoring.

**NC (Pins A7, A8, B7, B8, B9, C7, C8, C9):** No Connection. Leave these pins open.

7

## LTM4710-1

### <span id="page-7-0"></span>BLOCK DIAGRAM



### DECOUPLING REQUIREMENTS **(Per Channel)**



# **OPERATION**

The LTM4710-1 is a quad output step-down switch mode DC/DC power supply. It integrates four separate regulators, each capable of delivering up to 8A continuous output current with few external input and output capacitors. Each regulator provides precisely regulated output voltage programmable from 0.5V to 3.6V over a 2.5V to 5.5V input voltage range. See typical application schematic [\(Figure 1\)](#page-10-0).

The LTM4710-1 integrates four separate constant-frequency peak current mode control regulators, power MOSFETs, inductors, and other supporting discrete components. It employs Silent Switcher 2 technology, which allows fast switching edges for high efficiency at high switching frequencies, while simultaneously achieving good EMI performance. Ceramic Capacitors on  $V_{\text{IN}}$ keep all the fast AC current loops small, improving EMI performance.

With current mode control and internal feedback loop compensation, the LTM4710-1 has sufficient stability margins and fast transient performance with a wide range of output capacitors, even with all ceramic output capacitors.

The switching frequency for LTM4710-1 can be adjusted by an external resistor from RT to AGND, or the LTM4710-1 can be externally synchronized to a clock. See the [Applications Information](#page-8-0) section.

Current mode control provides cycle-by-cycle fast current limiting. Peak current limiting is provided in an overcurrent condition. The internal overvoltage and undervoltage comparators pull the open-drain PG output low if the output feedback voltage exits a –2% and +10% window around the regulation point. Furthermore, in an overvoltage condition, the internal top MOSFET is turned off, and the bottom MOSFET is turned on and held on until the overvoltage condition clears.

The multiphase operation can be easily configurable with synchronization and phase mode controls.

Pulling the RUN pin to GND forces the controller into its shutdown state, turning off both power MOSFETs and most of the internal control circuitry.

The SSTT pin is used for power supply tracking, soft-start programming and, and monitoring die temperature. See the [Applications Information](#page-8-0) section.

Forced continuous mode (FCM) is the only operation mode recommended for low ripple and low noise consideration. The switching frequency of the four channels should always be synchronized regardless the output(s) are paralleled or independent. For multiphase paralleled output, phase-shift interleaving is recommended. For independent outputs, an aligned main-switch turn-on transition is recommended. See the [Applications Information](#page-8-0) section and [Typical Applications](#page-18-0) for more information.

### <span id="page-8-0"></span>APPLICATIONS INFORMATION

The typical LTM4710-1 application circuit is shown in [Figure 1.](#page-10-0) External component selection is primarily determined by the input voltage, the output voltage and the maximum load current. See [Table 10](#page-17-0) for specific external capacitor requirements for a particular application.

### **V<sub>IN</sub>** to V<sub>OUT</sub> Step-Down Ratios

There are restrictions in the minimum  $V_{OUT}$  step-down ratio that can be achieved for a given input voltage due to the minimum on-time limits of the regulator.

The minimum on-time limit imposes a minimum duty cycle of the converter, which can be calculated with [Equation 1](#page-8-1).

<span id="page-8-1"></span>
$$
D_{(MIN)} = t_{ON(MIN)} \bullet t_{SW}
$$
 (1)

where  $t_{ON(MIN)}$  is the minimum on-time, 40ns typical for LTM4710-1. In the rare cases where the minimum duty cycle is surpassed, the output voltage will remain in regulation, but the switching frequency will decrease from its programmed value.

#### **Output Voltage Programming**

The PWM controller has an internal 0.5V reference voltage. As shown in the [Block Diagram,](#page-7-0) a 10k (0.5% tolerance) internal feedback resistor is included in channel 1 only. The 10k resistor connects FB1 to  $V_{OSNS1}$ , which should be directly connected to the  $V_{\text{OUT1}}$  sense point. 10k external top feedback resistor is recommended for  $V<sub>OUT2.3.4</sub>$  if operating independently. Adding a resistor  $R_{BOT}$  from FB pin to the AGND pin programs the output voltage ([Equation 2\)](#page-9-0).

$$
V_{OUT}(V) = 0.5V \cdot \frac{10k + R_{BOT}}{R_{BOT}}
$$
 (2)

#### **Input Decoupling Capacitors**

Each channel of the LTM4710-1 module should be connected to a low AC-impedance DC source. For the regulator, at least 22µF input ceramic capacitor is recommended for RMS ripple current decoupling. Bulk input capacitors are needed when the input source impedance is compromised by long inductive leads, traces or not enough source capacitance. The bulk capacitor can be an electrolytic aluminum capacitor or polymer capacitor.

Without considering the inductor current ripple, the RMS current of the input capacitor can be estimated with [Equation 3.](#page-9-1)

$$
I_{\text{CIN(RMS)}} = \frac{I_{\text{OUT}(MAX)}}{\eta\%} \cdot \sqrt{D \cdot (1 - D)}
$$
(3)

where  $\eta$  is the estimated efficiency of the power module.

### **Output Decoupling Capacitors**

With an optimized high frequency, high bandwidth design, only a 100μF low ESR output ceramic capacitor is required for each channel to achieve low output voltage ripple and a very good transient response. Additional output filtering may be required by the system designer, if further reduction of output ripples or dynamic transient spikes is required. [Table 10](#page-17-0) shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot during a 2A (25%) load step transient.

The multiphase operation will reduce effective output ripple as a function of the number of phases. Application Note 77 discusses this noise reduction versus output ripple current cancellation, but the output capacitance will be more a function of stability and transient response. The LTpowerCAD® design tool is available to download on-line for output ripple, stability and transient response analysis and calculating the output ripple reduction as the number of phases implemented increases by N times.

#### **Mode of Operation**

The MODE pin is either a clock input or a clock output. When configured as clock input, it synchronizes the switching frequency to an external clock (see [Table 1\)](#page-9-2).

<span id="page-9-0"></span>The LTM4710-1 should operate in forced continuous mode (FCM) for low-noise applications.

<span id="page-9-2"></span>



### **Setting the Operating Frequency**

The frequency can be programmed by tying a resistor from RT to AGND pins ([Equation 4\)](#page-9-3).

<span id="page-9-3"></span><span id="page-9-1"></span>
$$
R_T = 1113 \cdot f_{\text{(SW)}}^{-1.64} \tag{4}
$$

where  $R_T$  is in k $\Omega$  and f<sub>SW</sub> is the desired switching frequency in MHz.

The frequency can be programmed to switch from 1MHz to 5MHz. [Table 2](#page-9-4) shows the necessary  $R<sub>T</sub>$  value for a desired switching frequency.

<span id="page-9-4"></span>**Table 2. SW Frequency vs RFREQ Value** 

| $f_{SW}$ (MHz) | $R_T(k\Omega)$ |
|----------------|----------------|
|                | 1130           |
| 1.5            | 536            |
| 2              | 340            |
| 2.2            | 301            |
| 3              | 196            |
|                | 140            |
| 5              | 105            |

#### **Frequency Synchronization and Clock Input**

The LTM4710-1 switching frequency can be adjusted by synchronizing the internal PLL circuit to an external square wave clock applied at the MODE pin. The synchronization frequency range is 1.2MHz to 2.6MHz. The external clock amplitude must be greater than 1.2V and less than 0.4V.

The internal PLL starts up at the 2MHz default frequency. After detecting an external clock on the first rising edge of the MODE pin, the internal PLL gradually adjusts its operating frequency to match the frequency and phase of the MODE signal.

#### **Multiphase Operation**

For output loads that demand more than 8A of current, multiple LTM4710-1 channels can be paralleled to run out of phase to provide more output current without increasing input and output voltage ripples. [Table 3](#page-10-1) shows the configuration for multiphase operation.

<span id="page-10-1"></span>



To parallel multiple LTM4710-1 channels to achieve the same switching frequency, perfect interleaved phase shift and accurate current sharing between different channels, one of the LTM4710-1 channels will become the main channel, and the rest of the LTM4710-1 channels need to be programmed as the subordinary channels.

Connecting the RT pin of the main phase to a resistor to AGND programs the frequency and configures the MODE pin to become the clock output used to drive the MODE pin of the subordinary phase(s).

Connecting the RT pin of the main phase to  $V_{IN}$  configures the MODE pin to become an input capable of accepting an external clock.

Connecting the  $V_{FB}$  pin to  $V_{IN}$  configures a phase as a subordinary phase. The MODE becomes a clock input, and the voltage control loop is disabled. The subordinary phase current control loop is still active, and the peak current is controlled via the shared COMP node.

The phasing of a subordinary phase relative to the main phase is programmed with a resistor divider on the RT pin. The use of 1% resistors is recommended. See [Table 4](#page-10-2) for more information. [Figure 17](#page-18-1) shows an example.

<span id="page-10-2"></span>



Application Note 77 provides a detailed explanation of multiphase operation. The input RMS ripple current cancellation mathematical derivation are presented, and a graph is displayed representing the RMS ripple current reduction as a function of the number of interleaved phases (see [Figure 1](#page-10-0)).



**Figure 1. Input RMS Current Ratios to DC Load Current as a Function of Duty Cycle**

<span id="page-10-0"></span>11

The LTM4710-1 device is an inherently current modecontrolled device, so that parallel modules will have very good current sharing. This will balance the thermals on all channels. Connect the RUN, COMP and PG pin of each paralleling channel together and connect FB to  $V_{IN}$  for subordinary channels. [Figure 17](#page-18-1) shows an example of parallel operation and pin connection.

#### **Soft-Start/Output Voltage Tracking/ Temperature Monitoring**

The SSTT pin function facilitates supply sequencing, limits  $V_{IN}$  inrush current and reduces start-up output overshoot. An internal 10µA charge up a capacitor on the SSTT pin hence program the ramp rate of the output voltage. SSTT pin can also be externally driven by another voltage source. During the soft-start ramp, when the SSTT voltage is below 0.5V, the output voltage will proportionally track the SSTT pin voltage. When the SSTT voltage is above 0.5V, the SSTT pin will servo to a voltage proportional to the LTM4710-1 die junction temperature (see [Figure 2](#page-11-0)). The SSTT capacitor is reset during shutdown,  $V_{IN}$  UVLO and over thermal shutdown.



<span id="page-11-0"></span>

The total soft-start time can be calculated with [Equation 5](#page-11-1).

$$
t_{SS} = C_{SS} \cdot \frac{500 \text{mV}}{10 \mu \text{A}} \tag{5}
$$

where  $C_{SS}$  is the capacitance on the SSTT pin. FCM is disabled during the soft-start process to prevent the current from reversing.

A default 10nF soft-start cap is connected to SSTT1 inside the module, resulting in a 0.5ms default start-up time on channel 1. The presence of this cap is to simplify customers' design in most cases.

### **Output Power Good**

When the LTM4710-1's output voltage is within the  $-2\%$ and +10% window of the nominal regulation voltage, the output is considered good, and the open-drain PG pin goes high impedance and is typically pulled high with an external resistor. Otherwise, the internal pull-down device will pull the PG pin low. To prevent glitching both the upper and lower thresholds, include 1% of hysteresis as well as a built-in time delay, typically 100μs. The PG pin is also actively pulled low during fault conditions: RUN pin is low,  $V_{IN}$  is too low or in thermal shutdown.

For multiphase applications, the PG pin is used for communication between the main and sub-ordinary phases. Connect the PG pins together and pull-up to  $V_{IN}$  or  $V_{OUT}$ with an external resistor. PG pins MUST be pulled higher than 490mV.

### **Stability Compensation**

The LTM4710-1 has already been internally optimized and compensated for all output voltages and capacitor combinations including all ceramic capacitor applications when COMPb is tied to COMPa.

[Table 10](#page-17-0) is provided for most application requirements using the optimized internal compensation. For applications that need to achieve high bandwidth control loop compensation with enough phase margin, a 68pF feed-forward capacitor is recommended from  $V_{OIIT}$  to  $V_{FB}$  pin. For specific optimized requirement, disconnect COMPb from COMPa and apply a Type II C-R-C compensation network from COMPa to AGND to achieve external compensation. The LTpowerCAD design tool can be downloaded online to perform specific control loop optimization and analyze the control stability and load transient performance.

### <span id="page-11-1"></span>**RUN Enable**

Rev. A The LTM4710-1 has a precision threshold RUN pin to enable or disable the switching. When forced low, the RUN pin puts the LTM4710-1 into a low current shutdown

mode. The rising threshold of the RUN comparator is 400mV, with 75mV of hysteresis. It can be tied to  $V_{IN}$  if the shutdown feature is not used. Adding a resistor divider from  $V_{IN}$  to RUN programs the LTM4710-1 to regulate the output only when  $V_{IN}$  is above a desired voltage. Typically, this threshold,  $V_{\text{IN(EN)}}$ , is used in situations where the input supply is current limited or has a relatively high source resistance. A switching regulator draws constant power from the source, so the source current increases as the source voltage drops. This looks like a negative resistance load to the source and can cause the source to current limit or latch low under low source voltage conditions. The  $V_{\text{IN(EN)}}$  threshold prevents the regulator from operating at source voltages where problems may occur. This threshold can be adjusted by setting the values R1 and R2 such that they satisfy [Equation 6](#page-12-0).

$$
V_{\text{IN(EN)}} = \left(\frac{R1}{R2} + 1\right) \bullet 400 \text{mV} \tag{6}
$$

where the LTM4710-1 will remain off until  $V_{IN}$  is above  $V_{\text{IN(FN)}}$ . Due to the comparator's hysteresis, switching will not stop until the input falls slightly below  $V_{IN(FN)}$ .

Alternatively, a resistor divider from an output of another channel to the RUN pin of the LTM4710-1 provides eventbased power-up sequencing, enabling the LTM4710-1 when the output of the other regulator reaches a predetermined level.

### **Thermal Considerations and Output Current Derating**

The thermal resistances reported in the [Pin Configuration](#page-1-1) section of this data sheet are consistent with those parameters defined by JESD51-12 and are intended for use with finite element analysis (FEA) software modeling tools that leverage the outcome of thermal modeling, simulation, and correlation to hardware evaluation performed on a µModule package mounted to a hardware test board. The motivation for providing these thermal coefficients in found in JESD51-12 ("Guidelines for Reporting and Using Electronic Package Thermal Information").

Many designers may use laboratory equipment and a test vehicle, such as the demo board, to anticipate the µModule regulator's thermal performance in their application at various electrical and environmental operating conditions to compliment any FEA activities. Without FEA software, the thermal resistances reported in the [Pin Configuration](#page-1-1) section are, in-and-of themselves, not relevant to providing guidance on thermal performance; instead, the derating curves provided in the data sheet can be used in a manner that yields insight and guidance pertaining to one's application-usage and can be adapted to correlate thermal performance to one's own application.

The [Pin Configuration](#page-1-1) section typically gives three thermal coefficients explicitly defined in JESD 51-12; these coefficients are quoted or paraphrased below.

- 1.  $\theta_{JA}$ , the thermal resistance from junction to ambient, is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air", although natural convection causes the air to move. This value is determined with the part mounted to the demo board DC3164A-B.
- <span id="page-12-0"></span>2.  $\theta_{JCbottom}$ , the thermal resistance from junction to bottom of the product case, is determined with all the component power dissipation flowing through the bottom of the package. In the typical module regulator, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value maybe useful for comparing packages, but the test conditions don't generally match the user's application.
- 3.  $\theta_{\text{JCtop}}$ , the thermal resistance from the junction to the top of the product case, is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical µModule are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of  $\theta_{\text{JCbottom}}$ , this value may be useful for comparing packages, but the test conditions don't generally match the user's application.

A graphical representation of the aforementioned thermal resistances is shown in [Figure 3](#page-13-0); blue resistances are contained within the μModule regulator, whereas green resistances are external to the µModule.



**Figure 3. Graphical Representation of JESD51-12 Thermal Coefficients**

Within the LTM4710-1 module, be aware that there are multiple power devices and components dissipating power, with the consequence that the thermal resistances relative to different junctions of components or die are not exactly linear to total package power loss. To reconcile this complication without sacrificing modeling simplicity—but also, not ignoring practical realities—an approach has been taken using FEA software modeling along with laboratory testing in a controlled-environment chamber to reasonably define and correlate the thermal resistance values supplied in this data sheet: (1) Initially, FEA software is used to accurately build the mechanical geometry of the µModule and the specified PCB with all of the correct material coefficients along with accurate power loss source definitions; (2) this model simulates a software-defined JEDEC environment consistent with JSED51-12 to predict power loss heat flow and temperature readings at different interfaces that enable the calculation of the JEDEC-defined thermal resistance values; (3) the model and FEA software is used to evaluate the LTM4710-1 with heat sink and airflow; (4) having solved for and analyzed these thermal resistance values and simulated various operating conditions in the software model, a thorough laboratory evaluation replicates the simulated conditions with thermocouples within a controlled-environment chamber while operating the device at the same power loss as that which was simulated. An outcome of this process and due diligence yields a set of derating curves, as shown in this datasheet.

After these laboratory tests have been performed and correlated to the LTM4710-1 model, then the  $\theta_{JB}$  and  $\theta_{BA}$  are <span id="page-13-0"></span>summed together to provide a value that should closely equal the  $\theta_{JA}$  value because approximately 100% of the power loss flows from the junction through the board into ambient with no airflow or top mounted heat sink.

[Figure 5](#page-14-0) and [Figure 6](#page-14-1) (3.3V and 5V) power loss curves can be used in coordination with [Figure 7](#page-15-0) through [Figure 15](#page-15-1) load current derating curves for calculating an approximate  $\theta_{JA}$  thermal resistance for the LTM4710-1 with various heat sinking and airflow conditions. The power loss curves are taken at room temperature and are increased with multiplicative factors according to the junction temperature. This approximate factor is 1.2 for 120°C at junction temperature. The maximum load current is achievable while increasing ambient temperature as long as the junction temperature is less than 120°C, which is 5°C guard band from The maximum junction temperature of 125°C. When the ambient temperature reaches a point where the junction temperature is 120°C, then the load current is lowered to maintain the junction at 120°C while increasing the ambient temperature up to 120°C. The derating curves are plotted with the output current starting at 36A and the ambient temperature at 30°C. The output voltages are 0.5V, 0.8V, 1V, 1.2V, and 1.5V. Thermal models are derived from several temperature measurements in a controlled temperature chamber along with thermal modeling analysis. The junction temperatures are monitored while ambient temperature is increased with and without airflow. The power loss increase with ambient temperature change is factored into the derating curves. The junctions are maintained at 120°C maximum while lowering output current or power

with increasing the ambient temperature. The decreased output current will decrease the internal module loss as ambient temperature is increased. The monitored junction temperature of 120°C minus the ambient operating temperature specifies how much module temperature rise can be allowed. As an example, in [Figure 13](#page-15-2), the load current is derated to be 19.2A at 86.4°C with no air or heat sink, and the total power loss for  $3.3V_{IN}$  to  $1.2V_{OUT}$  at 19.2A is 2.6W ([Figure 5\)](#page-14-0), then multiply by the 1.2 coefficient for 120°C junction temperature, the total power loss for 4 channels is 3.2W, if 86.4°C ambient temperature is subtracted from 120°C junction temperature, the difference of the 33.6°C divided by 3.2W equals 10.5°C/W. [Table 5](#page-16-0) specifies an 11°C/W value which is very close. [Table 5](#page-16-0) to [Table 9](#page-16-1) provide equivalent thermal resistances for 0.5V, 0.8V, 1V, 1.2V and 1.5V outputs with and without airflow. The derived thermal resistances in [Table 5](#page-16-0) to [Table 9](#page-16-1) for the various conditions can be multiplied by the calculated power loss as a function of ambient temperature to derive temperature rise above ambient, thus maximum junction temperature. Room temperature power loss



<span id="page-14-0"></span>**Figure 5. Power Loss, 4-Channel Paralleled VIN = 3.3V**

can be derived from the efficiency curves in the [Typical](#page-3-0) [Performance Characteristics](#page-3-0) section and adjusted with the above ambient temperature multiplicative factors. The printed circuit board is a 1.6mm thick six-layer board with two-ounce copper on all six layers. The PCB dimensions are  $4.25$ -inch  $\times$   $4.48$ -inch.



**Figure 4. Thermal Image, LTM4710-1 Running from 3.3V Input to 0.5V, Paralleled 32A Output with No Airflow, No Heat Sink**



<span id="page-14-1"></span>**Figure 6. Power Loss, 4-Channel Paralleled VIN = 5.5V**



<span id="page-15-0"></span>**Figure 7. Derating, 4-Channel**   $\text{Paralleled } V_{\text{IN}} = 3.3V, V_{\text{OUT}} = 0.5V$ **DC3164A-B Demo Board**



<span id="page-15-5"></span>**Figure 10. Derating, 4-Channel Paralleled VIN = 5V, VOUT = 0.8V DC3164A-B Demo Board**



<span id="page-15-2"></span>**Paralleled V<sub>IN</sub> =**  $3.\overline{3}V$ **, V<sub>OUT</sub> = 1.2V DC3164A-B Demo Board**



<span id="page-15-3"></span>**Figure 8. Derating, 4-Channel Paralleled VIN = 5V, VOUT = 0.5V DC3164A-B Demo Board**



**Figure 11. Derating, 4-Channel Paralleled VIN = 3.3V, VOUT = 1V DC3164A-B Demo Board**



<span id="page-15-8"></span>**DC3164A-B Demo Board**



<span id="page-15-4"></span>**Figure 9. Derating, 4-Channel Paralleled V<sub>IN</sub> =**  $3.3V$ **, V<sub>OUT</sub> = 0.8V DC3164A-B Demo Board**



<span id="page-15-7"></span>**Figure 12. Derating, 4-Channel Paralleled VIN = 5V, VOUT = 1V DC3164A-B Demo Board**

<span id="page-15-6"></span><span id="page-15-1"></span>

#### <span id="page-16-0"></span>**Table 5. 0.5V Output**



#### **Table 6. 0.8V Output**



#### **Table 7. 1.0V Output**



#### **Table 8. 1.2V Output**



#### <span id="page-16-1"></span>**Table 9. 1.5V Output**



#### **Table 10. Output Voltage Response vs Component Matrix, 6A to 8A Load Step Typical Measured Values, Freq = 1.5MHz**





<span id="page-17-0"></span>**Table 10. Output Voltage Response vs Component Matrix, 6A to 8A Load Step Typical Measured Values, Freq = 1.5MHz**

### **Safety Considerations**

The LTM4710-1 modules do not provide galvanic isolation from  $V_{IN}$  to  $V_{OUIT}$ . There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current must be provided to protect each unit from catastrophic failure. The device does support thermal shutdown and overcurrent protection.

### **Layout Checklist/Example**

The high integration of LTM4710-1 makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for high current paths, including  $V_{IN}$ , GND and  $V_{OUT}$ . It helps to minimize the PCB conduction loss and thermal stress.
- Place high-frequency ceramic input and output capacitors next to the  $V_{IN}$ , GND and  $V_{OUT}$  pins to minimize high-frequency noise.
- Place a dedicated power ground layer underneath the unit.
- To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers.
- Do not put via directly on the pad, unless they are capped or plated over.
- Use a separated AGND ground copper area for components connected to signal pins. See AGND in [Figure 17](#page-18-1).
- For parallel modules, tie the  $V_{\text{OUT}}$ , FB, and COMP pins together. Use an internal layer to closely connect these pins together. The SSTT pin should NOT be tied together for temperature monitoring of each silicon independently.
- Bring out test points on the signal pins for monitoring.
- Solder mask-defined pin pads are recommended.

[Figure 16](#page-17-1) gives a good example of the recommended layout.



<span id="page-17-1"></span>**Figure 16. Recommended PCB Layout**

### <span id="page-18-0"></span>TYPICAL APPLICATIONS



PINS NOT SHOWN IN THIS CIRCUIT: SSTT, SW

<span id="page-18-1"></span>**Figure 17. Paralleled Single Output, 32A DC/DC μModule Regulator**



**Figure 18. 0.5V, 8A; 1V, 8A; 2V, 8A; and 3.3V, 8A Outputs from 4V to 5.5V Input, Switching Frequency Synchronized**

Rev. A

# TYPICAL APPLICATION



**Figure 19. 1V, 24A; 0.5V, 8A; Outputs from 2.5V to 5.5V Input**

### <span id="page-20-0"></span>PACKAGE PINOUT DESCRIPTION

Ţ

**PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY.**



# PACKAGE DESCRIPTION



### REVISION HISTORY





# PACKAGE PHOTOS **Part marking is either ink mark or laser mark**



# DESIGN RESOURCES



# RELATED PARTS



