

LTM4702

## 16V<sub>IN</sub>, 8A Ultralow Noise Silent Switcher 3 µModule Regulator

- Complete Solution in <1cm<sup>2</sup> (Single-Sided PCB) or **0.5cm2 (Dual-Sided PCB)**
- Low Noise Silent Switcher<sup>®</sup> 3 Architecture  $\blacksquare$  **Ultralow EMI Emissions** 
	- $\blacksquare$  Ultralow RMS Noise (10Hz to 100kHz): 8μV<sub>RMS</sub>
- ±1.5% Maximum Total DC Output Voltage Error **Over Line, Load, and Temperature**
- Input Voltage Range: 3V to 16V
- Output Voltage Range: 0.3V to 5.7V
- 8A Maximum Continuous Output Current
- Adjustable and Synchronizable: 300kHz to 3MHz
- Current Mode Control, Fast Transient Response
- Forced Continuous Mode (FCM) Capability
- $\blacksquare$  Multiphase Parallel with Current Sharing
- **Programmable Power Good**
- 6.25mm  $\times$  6.25mm  $\times$  5.07mm BGA Package

## **APPLICATIONS**

- $\blacksquare$  Telecom, Networking, and Industrial Equipment
- RF Power Supplies: PLLs, VCOs, Mixers, LNAs, PAs
- **n** Low Noise Instrumentation
- **High Speed/High Precision Data Converters** All registered trademarks and trademarks are the property of their respective owners.

## FEATURES DESCRIPTION

The LTM®4702 is a complete 8A step-down Silent Switcher® 3 µModule® regulator in a tiny 6.25mm  $\times$  6.25mm  $\times$  5.07mm BGA package. Included in the package are the switching controller, the power MOSFETs, an inductor, and support components. Operating over an input voltage range of 3V to 16V, the LTM4702 supports an output range of 0.3V to 5.7V. A single resistor sets the output voltage, providing unity gain operation over the output range and resulting in virtually constant output noise independent of the output voltage. Only bulk input and output capacitors are needed to finish the design.

The LTM4702 employs Silent Switcher 3 architecture with internal hot loop bypass capacitors to achieve both low EMI and high efficiency. Also, the LTM4702 has an ultralow noise architecture to obtain exceptional low-frequency (<100kHz) output noise. These low EMI and low noise features make the LTM4702 ideal for high current and noise-sensitive applications, which benefit from the high efficiency of a synchronous switching regulator.

The LTM4702 is available with SnPb or RoHS-compliant terminal finish.

## TYPICAL APPLICATION





1

## <span id="page-1-0"></span>ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

**(Notes 1, 2)**





## ORDER INFORMATION



• Contact the factory for parts specified with wider operating temperature ranges. Pad or ball finish code is per IPC/JEDEC J-STD-609.

• Recommended LGA and BGA PCB Assembly and Manufacturing **Procedures** 

• LGA and BGA Package and Tray Drawings

## <span id="page-2-1"></span>**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications that apply over the specified internal

**operating junction temperature range (Note 2), otherwise specifications are at TA = 25°C, VIN = 12V, per the typical application (Note 5).**

<span id="page-2-0"></span>

## ELECTRICAL CHARACTERISTICS

**Note 1:** Stresses beyond those listed under [Absolute Maximum Ratings](#page-1-0) may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTM4702 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTM4702E is guaranteed to meet performance specifications over the 0°C to 125°C internal operating temperature range. Specifications over the full –40°C to 125°C internal operating temperature range are assured by design, characterization, and correlation with statistical process controls. The LTM4702I is guaranteed to meet specifications over the full –40°C to 125°C internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

**Note 3:** Not subject to production test.

**Note 4:** V<sub>OSNS</sub> ties directly to V<sub>OUT</sub>.

**Note 5:** EC table test circuits and test conditions could be different than typical applications.

**Note 6:** Adding a capacitor across the SET pin resistor decreases output voltage noise. Adding this capacitor bypasses the SET pin resistor's thermal noise as well as the reference current's noise. The use of a SET pin bypass capacitor also increases start-up time.

**Note 7:** See [Thermal Considerations](#page-16-0) for different V<sub>IN</sub>, V<sub>OUT</sub>, and T<sub>A</sub>. **Note 8:**  $SV_{IN}$  supplies current to the internal circuitry and regulator.  $SV_{IN}$ should be above 4V to achieve regulation of  $\pm 1.5$ % maximum total DC output voltage error over line, load, and temperature. Also, in order to provide sufficient headroom for the SET pin current reference,  $SV_{IN}$  must be 0.4V higher than the desired  $V_{\text{OUT}}$ .

**Note 9:** The start-up time is defined as the time it takes from the RUN pin rising above the RUN threshold to when  $V_{OIIT}$  has reached 90% of final values.

**Note 10:** Wafer level tested.

4702 G02

## TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**





## TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**



Rev. D

## <span id="page-5-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**







## TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**





120



**Start-Up Time with and without Fast Start-Up Circuitry (Large C<sub>SET</sub>) 1V Output Transient Response** 5V Output Transient Response



 $SV_{IN} = 5V$  $R_{\text{SET}}$  = 10k,  $C_{\text{SET}}$  = 4.7 $\mu$ F  $F_{SW} = 2MHZ$  $R_L = 1\Omega$ 



V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 1V, I<sub>OUT</sub> = 4A TO 8A C<sub>OUT</sub> = 100μF ×2 CERAMIC CAPACITOR INTERNAL COMPENSATION, CONNECT COMPa TO COMPb

#### **CISPR22 Class B Emissions**





V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 5V, I<sub>OUT</sub> = 4A TO 8A C<sub>OUT</sub> = 100μF ×2 CERAMIC CAPACITOR INTERNAL COMPENSATION, CONNECT COMPa TO COMPb

7

## PIN FUNCTIONS



**PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY.**

**SV<sub>IN</sub>** (Pin A4): Signal V<sub>IN</sub>. This pin supplies current to the LTM4702 internal circuitry and regulator. If tied to a different supply other than  $V_{IN}$ , place a 1µF local bypass capacitor on this pin.

**V<sub>OUT</sub> (Banks 1 and 2):** Power Output Pins. Apply output load between these pins and GND pins. Recommend placing output decoupling capacitor directly between these pins and GND pins.

**GND (Bank 3 and Pin G7):** Power Ground Pins for Both Input and Output Returns.

**V<sub>IN</sub>** (Bank 4): Power Input Pins. Apply input voltage between these pins and GND pins. Recommend placing input decoupling capacitor directly between  $V_{IN}$  pins and GND pins.

**T<sub>SFNSF</sub><sup>+</sup>** (Pin B1): High Side of the Internal Temperature Monitor Pin. An internal diode connected NPN transistor is placed between  $T_{\text{SENSE}}$ <sup>+</sup> and  $T_{\text{SENSE}}$ <sup>-</sup> pins. See the [Applications Information](#page-10-0) section.

T<sub>SENSE</sub><sup>-</sup> (Pin B2): Low Side of the Internal Temperature Monitor Pin.

**RUN (Pin C1):** Run Control Input. Enables chip operation by tying RUN above 1.32V (Typ). Tying it below 0.4V shuts down the part.

**COMPa (Pin C2):** Output of the Internal Error Amplifier. The voltage on this pin controls the peak switch current. Tie the COMPa pins from different channels together for parallel operation. Connect to COMPb to use the internal compensation. Or connect to an external RC network to use customized compensation.

**COMPb (Pin C3):** Internal Compensation Network. Connect to COMPa to use the internal compensation in the majority of applications.

**RT (Pin D1):** This pin sets the oscillator frequency with an external resistor to AGND.

**AGND (Pin D2):** Analog Ground. Ground return for SYNC, RT, and COMP pins.

**INTV<sub>CC</sub>** (Pin D3): Internal 3.4V Regulator Bypass Pin. The internal power drivers and control circuits are powered from this voltage. Do not load the  $INTV_{CC}$  pin with external circuitry. This pin should be floated.

**SET (Pin E1):** Output Voltage Set. This pin is the noninverting input of the error amplifier and the regulation setpoint for the LTM4702. SET sources a precision 100µA current that flows through an external resistor connected between SET and GND. The LTM4702's output voltage is determined by  $V_{\text{SET}} = I_{\text{SET}} \cdot R_{\text{SET}}$ . Output voltage range is from 0.3V to 5.7V. Adding a capacitor from SET to GND improves noise at the expense of increased start-up time. For optimum load regulation, Kelvin connects the ground side of the SET pin resistor directly to the load.

**PGSET (Pin E2):** Power Good Set. The PG pin pulls low if PGSET increases above 540mV or decreases below 465mV. Connecting a pull-up resistor between  $V_{OUT}$  and PGSET sets the programmable power good threshold with [Equation 1.](#page-7-0)

<span id="page-7-0"></span>
$$
R_{PGSET} = (2 \cdot V_{OUT} - 1) \cdot 49.9k
$$
 (1)

As discussed in the [Applications Information](#page-10-0) section, PGSET also activates the fast start-up circuitry. If the power is good and fast start-up functionalities are not needed, the PGSET pin must be tied to an external 0.5V. Do not float the PGSET pin.

**PHMODE (Pin E3):** The PHMODE pin sets the phase shift of the clock signal of the CLKOUT pin. Tie PHMODE to the ground for a 180-degree phase shift, float for a 120-degree phase shift, and tie high to  $INTV_{CC}$  (~3.4V) or an external supply >3V for a 90-degree phase shift.

**V<sub>OSNS</sub>** (Pin F1): Output Voltage Sense. This pin is the inverting input to the error amplifier. For optimal transient performance and load regulation, Kelvin connects  $V_{OSNS}$ directly to the output capacitor and the load. Also, tie the GND connections of the output capacitor and the SET pin capacitor directly together.

## PIN FUNCTIONS

**PG (Pin F2):** Output Power Good Indicator. The PG pin is the open-drain output of an internal comparator. PG remains low until the V<sub>OSNS</sub> pin is within  $\pm$ 7.5% of the final regulation voltage, and there are no fault conditions. PG is also pulled low when RUN is below 1V,  $INTV_{CC}$ has fallen too low,  $SV_{IN}$  is too low, or during the thermal shutdown. PG is valid when  $SV_{IN}$  is above 3V.

**SW (Pin F6):** Switching node of the LTM4702. This pin is for test purposes only. Do not load the SW pin with external circuitry.

**CLKOUT (Pin F7):** Output Clock Signal for PolyPhase® Operation. The CLKOUT pin provides a 50% duty-cycle square wave of the switching frequency. The phase of CLKOUT with respect to the LTM4702 internal clock is

determined by the state of the PHMODE pin. CLKOUT's peak-to-peak amplitude is  $INTV_{CC}$  to GND. Float this pin if the CLKOUT function is not used.

**SYNC (Pin G6):** This pin programs three different operating modes: 1) Pulse-skipping mode. Tie this pin to GND for pulse-skipping mode for improved efficiency at light loads. 2) Forced continuous mode (FCM). This mode offers fast transient response and full frequency operation over a wide load range. Tie this pin high to  $INTV_{CC}$ (~3.4V) or an external supply >3V for FCM. The part will operate in this mode by default if this pin is left floating. 3) Synchronization mode. Drive this pin with a clock source synchronize to an external clock and put the part in FCM.



## <span id="page-8-0"></span>BLOCK DIAGRAM

9

# **OPERATION**

The LTM4702 is a standalone nonisolated switching DC/ DC power supply that can deliver up to 8A. The continuous current is determined by the internal operating temperature. It provides a precisely regulated output voltage programmable via one external resistor from 0.3V to 5.7V. The input voltage range is 3V to 16V. Given that the LTM4702 is a step-down regulator, make sure that the input voltage is high enough to support the desired output voltage and load current. See the simplified [Block Diagram.](#page-8-0)

The LTM4702 contains a current mode controller, power switching elements, power inductor, and a modest amount of input and output capacitance. The LTM4702 is a fixedfrequency PWM regulator. The switching frequency is set by simply connecting a resistor from the RT pin to AGND.

An internal regulator provides power to the control circuitry. To improve efficiency across all loads, the  $SV_{IN}$ pin can be powered from an independent supply at a voltage lower than  $V_{IN}$ . If the RUN pin is below 0.4V, the LTM4702 is shutdown and draws 50µA from the input. When the RUN pin rises above 1.32V (Typ), LTM4702 becomes active.

In applications where low output ripple and high efficiency at light load conditions are desired, pulse-skipping mode should be used by connecting the SYNC pin to GND. At light loads, the internal current comparator may remain tripped for several cycles and force the top MOSFET to stay off for several cycles, thus skipping cycles. The inductor current does not reverse in this mode.

In applications where fixed frequency operation is more critical than low current efficiency and where the lowest output ripple is desired, forced continuous mode (FCM) operation should be used. FCM operation can be enabled by tying the SYNC pin to  $INTV_{CC}$ . In this mode, the inductor current is allowed to reverse during low output loads, the COMP voltage is in control of the current comparator threshold throughout, and the top MOSFET always turns on with each oscillator pulse. During start-up, the FCM is disabled and the inductor current is prevented from reversing until the LTM4702's output voltage is in regulation.

The LTM4702 incorporates fast start-up circuitry that allows the part start-up at a short time while using a larger value SET pin capacitor for ultralow noise applications. See the [Applications Information](#page-10-0) section for more details.

The LTM4702 contains a power good comparator, which trips when the PGSET pin is between 465mV and 540mV. The PG output is an open-drain transistor that is off when the output is in regulation, allowing an external resistor to pull the PG pin high. The PG signal is valid when  $SV_{IN}$ is above 3V. If  $SV_{IN}$  is above 3V and RUN is low, PG will remain low.

The LTM4702 is equipped with a thermal shutdown that inhibits power switching at high junction temperatures. The activation threshold of this function is above 125°C to avoid interfering with normal operation, so prolonged or repetitive operation under a condition in which the thermal shutdown activates may damage or impair the reliability of the device.

Two or more LTM4702s may be operated in parallel to produce higher currents. The COMPa and CLKOUT pins enable multiple LTM4702 to run out-of-phase, reducing the amount of required input and output capacitors. The PHMODE pin selects the phasing of CLKOUT for different multiphase applications. The COMPa pin allows the loop compensation of the LTM4702 to be optimized for a fast-transient response.

<span id="page-10-0"></span>For most applications, the design process is straightforward and summarized below.

- 1. See [Table 1](#page-10-1) and find the row that has the desired input range and output voltage.
- 2. Apply the recommended  $C_{IN}$ ,  $C_{OUT}$ ,  $R_{SET}$ , and  $R_T$  values.
- 3. Apply the  $C_{\text{SFT}}$  (from SET to GND).

While these component combinations have been tested for proper operation, it is incumbent upon the user to verify proper operation over the intended system's line, load, and environmental conditions. Remember that the maximum output current is limited by the junction temperature, the relationship between the input and output voltage magnitude and polarity, and other factors. See the graphs in the [Typical Performance Characteristics](#page-5-0) section for more details.

The maximum frequency (and attendant  $R_T$  value) at which the LTM4702 should be allowed to switch is shown in [Table 1](#page-10-1) in the Maximum  $f_{SW}$  column, while the recommended frequency (and  $R<sub>T</sub>$  value) for optimal efficiency over the given input condition is given in the  $f_{SW}$  column. There are additional conditions that must be satisfied if the synchronization function is used. See the [Synchronization](#page-14-0) section for details.

### **Capacitor Selection Considerations**

The C<sub>IN</sub> and C<sub>OUT</sub> capacitor values in [Table 1](#page-10-1) are the minimum recommended values for the associated operating conditions. Applying capacitor values below those shown in [Table 1](#page-10-1) is not recommended and may result in undesirable operation. Using larger values is generally acceptable and can yield improved dynamic response if necessary. Again, it is incumbent upon the user to verify the proper operation over the intended system's line, load, and environmental conditions.

Ceramic capacitors are small, robust, and have very low ESR. However, not all ceramic capacitors are suitable. X5R and X7R types are stable over temperature and applied voltage and give dependable service. Other types, including Y5V and Z5U, have a very large temperature and voltage coefficients of capacitance. In an application circuit, they may have only a small fraction of their nominal capacitance, resulting in a much higher output voltage ripple than expected.

Ceramic capacitors are also piezoelectric. Since the LTM4702 operates at a lower current limit during pulseskipping mode operation, the noise is typically very quiet to a casual ear.

If this audible noise is unacceptable, use a high-performance electrolytic capacitor at the output. It may also be a parallel combination of a ceramic capacitor and a low-cost electrolytic capacitor.

A final precaution regarding ceramic capacitors concerns the maximum input voltage rating of the LTM4702. A ceramic input capacitor combined with trace or cable inductance forms a high-Q (underdamped) tank circuit. If the LTM4702 circuit is plugged into a live supply, the input voltage can ring twice its nominal value, possibly exceeding the device's rating. This situation is easily avoided; see the [Hot-Plugging Safely](#page-16-1) section.

| V <sub>IN</sub> *<br>(V) | V <sub>OUT</sub><br>(V) | $R_{\text{SET}}$<br>(kΩ) | $C_{IN}**$        | Соит                    | Isw<br>(kHz) | $R_T$<br>$(k\Omega)$ | MAX f <sub>SW</sub><br>(kHz) | <b>MIN R<sub>T</sub></b><br>$(k\Omega)$ |
|--------------------------|-------------------------|--------------------------|-------------------|-------------------------|--------------|----------------------|------------------------------|-----------------------------------------|
| 3 to 16                  |                         | 10                       | 10uF X7R 25V 1210 | 100µF × 2 X7R 6.3V 1210 | 800          | 137                  | 2500                         | 35.7                                    |
| 3.3 to 16                | 1.5                     | 15                       | 10µF X7R 25V 1210 | 100µF × 2 X7R 6.3V 1210 | 1200         | 86.6                 | 2500                         | 35.7                                    |
| 3.9 to 16                | 2.5                     | 24.9                     | 10uF X7R 25V 1210 | 100µF × 2 X7R 6.3V 1210 | 1400         | 71.5                 | 2500                         | 35.7                                    |
| 4.5 to 16                | 3.3                     | 33.2                     | 10µF X7R 25V 1210 | 100uF × 2 X7R 6.3V 1210 | 1700         | 57.1                 | 2500                         | 35.7                                    |
| 7.5 to 16                |                         | 49.9                     | 10µF X7R 25V 1210 | 100µF ×2 X7R 10V 1210   | 1900         | 49.9                 | 3000                         | 28.7                                    |

<span id="page-10-1"></span>**Table 1. Recommended Component Values and Configuration (** $T_A = 25^\circ C$ **)** 

\*The LTM4702 may be capable of the operating at lower input voltage but may skip switching cycles.

\*\*A bulk capacitor is required.

11

#### **Frequency Selection**

The LTM4702 uses a constant-frequency PWM architecture that can be programmed to switch from 300kHz to 3MHz by using a resistor tied from the RT pin to the ground. [Table 2](#page-11-0) provides a list of  $R<sub>T</sub>$  resistor values and their resultant frequencies.



#### <span id="page-11-0"></span>Table 2. Switching Frequency vs R<sub>T</sub> Value

### **Operating Frequency Trade-Offs**

It is recommended that the user applies the optimal  $R<sub>T</sub>$ value shown in [Table 2](#page-11-0) for the input and output operating conditions. System level or other considerations, however, may necessitate another operating frequency. While the LTM4702 is flexible enough to accommodate a wide range of operating frequencies, a haphazardly chosen one may result in undesirable operation under certain operating or fault conditions. A frequency that is too high can reduce efficiency, generate excessive heat, or even damage the LTM4702 if the output is overloaded or short-circuited. A frequency that is too low can result in a final design that has too much output ripple or too large of an output capacitor.

### **Maximum Load**

The maximum practical continuous load that the LTM4702 can drive, while rated at 8A, actually depends upon both the internal current limit and the internal temperature. The internal current limit is designed to prevent damage to the LTM4702 in the case of overload or short-circuit. The internal temperature of the LTM4702 depends upon operating conditions such as the ambient temperature, the power delivered, and the system's heat-sinking capability. For example, if the LTM4702 is configured to regulate at 1V, it may continuously deliver 8A from  $12V_{\text{IN}}$  if the ambient temperature is controlled to less than 73°C with no airflow. See the 12V<sub>IN</sub> and  $1V_{OUT}$  derating curves in the [Typical Performance Characteristics](#page-5-0) section. Similarly, if the output voltage is 5V and the ambient temperature is 85°C, the LTM4702 will deliver at most 5.5A from 12V<sub>IN</sub>, which is less than the 8A continuous rating.

#### **Load Sharing**

Two or more LTM4702 may be paralleled to produce a higher currents. To do this, tie the  $V_{IN}$ ,  $V_{OUT}$ ,  $V_{OSNS}$ , COMPa, and COMPb pins of all the paralleled LTM4702s together. Examples of multiple LTM4702s configured for load sharing are shown in the [Typical Application](#page-23-0) section ([Figure 11](#page-21-0) and [Figure 12](#page-22-0)).

The CLKOUT signal can be connected to the SYNC pin of the following LTM4702 to line up both the frequency and the phase of the entire system. Tying the PHMODE pin to GND, INTV<sub>CC</sub>, or floating the pin generates a phase difference between the LTM4702's internal clock and CLKOUT of 180°, 90°, or 120°, respectively, which corresponds to a 2-phase, 4-phase, or 3-phase operation. A total of 12 phases can be paralleled to run simultaneously out-of-phase with respect to each other by programming the PHMODE pin of each LTM4702 to different voltage levels. [Figure 1](#page-12-0) shows a 4-phase application where four LTM4702 are paralleled to get one output capable of up to 32A. During FCM and synchronization modes, all devices will operate at the same frequency. When load sharing

among n units and using a single  $R_{\text{SFT}}$  resistor, the value of the resistor is given by [Equation 2](#page-12-1).

$$
R_{\text{SET}} = \frac{V_{\text{OUT}}}{n \cdot 100 \mu \text{A}} \tag{2}
$$



<span id="page-12-0"></span>**Figure 1. Paralleling Four LTM4702 Devices**

### **Minimum Input Voltage**

The LTM4702 is a step-down regulator, so a minimum amount of headroom is required to keep the output in regulation. Keep  $V_{IN}$  above 3V to ensure proper operation. If the  $SV_{IN}$  and  $V_{IN}$  are powered from different sources, keep the SV<sub>IN</sub> above 4V to maintain INTV<sub>CC</sub> = 3.4V and ensure optimum regulation. Voltage transients or ripple valleys that cause the  $SV_{IN}$  to fall below 3V may turn off the LTM4702.

### <span id="page-12-4"></span>**SET Pin (Bypass) Capacitance: Noise, Transient Response, and Soft-Start**

<span id="page-12-1"></span>In addition to reducing output noise, using a SET pin bypass capacitor reduces sensitivity to any parasitic coupling of voltage spikes onto the SET pin. Note that any bypass capacitor leakage deteriorates the LTM4702 DC regulation. Capacitor leakage of even 100nA is a 0.1% DC error. Therefore, it is recommended to use a good quality low leakage ceramic capacitor.

Using a SET pin bypass capacitor also soft-starts the output and limits inrush current. Soft-starting the output prevents a current surge on the input supply. The SET pin capacitor and resistor values set the ramp-up time of the reference voltage, and the output voltage will track this voltage. The SET pin resistance is determined by the application's desired output voltage; however, the capacitance may be selected to achieve the desired ramp up time.

Without fast start-up enabled, the RC time constant, formed by the SET pin resistor and capacitor, controls soft-start time. Tie the PGSET pin to 0.5V to disable fast start-up. Ramp-up rate from 0% to 90% of nominal  $V_{OUT}$ shown in [Equation 3.](#page-12-2)

<span id="page-12-2"></span>
$$
t_{STAT\_NO\_FAST\_START-UP} = 2.3 \cdot R_{SET} \cdot C_{SET} \tag{3}
$$

With fast-start-up enabled, the start-up time can be significantly reduced with the ramp-up time from 0% to 90% of the nominal  $V_{\text{OUT}}$  given by [Equation 4.](#page-12-3)

<span id="page-12-3"></span>
$$
t_{STAT\_FAST\_START-UP} = \frac{100\mu A \cdot R_{SET} \cdot C_{SET}}{2.7mA}
$$
 (4)

In most applications, fast start-up will be enabled, in which case a minimum 1μF SET capacitor is recommended for preventing reference voltage overcharge as well as ensuring good noise performance.

### **Soft-Start and Power Sequencing**

As discussed in [SET Pin \(Bypass\) Capacitance: Noise,](#page-12-4) [Transient Response, and Soft-Start](#page-12-4) section, soft-start is achieved through the controlled ramp up time of the SET pin voltage. Soft-start is guaranteed when  $V_{IN}$  and  $SV_{IN}$ are tied together.

When  $V_{IN}$  and  $SV_{IN}$  are powered by independent supplies, power sequencing must be considered to guarantee softstart. The SET pin voltage should start at OV when  $V_{IN}$  is applied. To guarantee soft-start, do not power  $V_{IN}$  last when sequencing  $V_{IN}$ , SV<sub>IN</sub>, and RUN. An example of a specific case to avoid is having  $SV_{IN}$  and RUN powered up before  $V_{IN}$ ; in this instance, the SET pin voltage will have risen to some voltage greater than OV when  $V_{IN}$  is applied, and the LTM4702 will not soft-start properly.

## **Fast Start-Up**

For ultralow noise applications that require low 1/f noise (i.e., at frequencies below 100Hz), a larger value SET pin capacitor is required, up to 22μF. A larger value capacitor can be used, but care should be taken regarding leakage. While normally larger capacitors would significantly increase the regulator's start-up time, the LTM4702 incorporates fast start-up circuitry that increases the SET pin current to about 2.7mA during start-up.

Upon start-up, a 2.7mA current source remains engaged while PGSET is below the power good threshold of 465mV, unless the regulator is in thermal shutdown,  $SV_{IN}$  is too low, or INTV $_{\text{CC}}$  has fallen too low.

The fast start-up circuit is disabled permanently once PGSET rises above the power good threshold, until either the part is powered down or the part is placed into SHDN by pulling the RUN pin to GND.

There is one more condition under which the 2.7mA current source is disabled during start-up. The purpose of this is to prevent overcharging  $V_{\text{SET}}$ . Since the part assumes that the PGSET pin is an accurate indication of the voltage on the SET pin, it assumes that  $V_{OSNS}$  follows  $V_{\rm SFT}$  closely. However, this may not always be the case for example, if the output capacitance is very large or if, for some reason, the output is shorted to GND. Therefore, fast charge is also disabled whenever the COMPa pin has railed at its maximum value (when  $V_{\text{SFT}}$  has risen significantly about  $V_{OSNS}$ ). This prevents incorrect behavior where the 2.7mA current sources stay on even if the  $V_{\rm SET}$ has risen above its intended value.

This means that there is also a minimum SET capacitor requirement for using a fast start-up without overcharging the reference voltage. This will depend on the compensation network, as the part depends on the COMPa pin voltage rising to its maximum value to inform the part to pause fast charge.

The recommended minimum SET capacitance value to prevent overcharging the reference voltage is shown in [Equation 5.](#page-13-0)

<span id="page-13-0"></span>Minimum 
$$
C_{\text{SET}} = 27 \cdot \frac{C_{\text{COMP}}}{V_{\text{SET}}}
$$
 (5)

If programmable power good and fast start-up capabilities are not required, the PGSET pin must be tied to 0.5V. This 0.5V could be an external voltage reference for PGSET. [Figure 9](#page-19-0) circuit shows an example.

### **Forced Continuous Mode**

The LTM4702 can operate in forced continuous mode (FCM) for fast transient response and full frequency operation over a wide load range. When in FCM, the oscillator operates continuously, and positive SW transitions are aligned to the clock. Negative inductor current is allowed at light loads or under large transient conditions. FCM improves load step transient response (see [Figure 2\)](#page-13-1). At light loads, FCM operation is less efficient than pulse-skipping operation but may be desirable in applications where it is necessary to keep switching harmonics out of the signal band. FCM must be used if the output is required to sink current. To enable FCM, tie the SYNC pin to INTV<sub>CC</sub> or  $>$  3V, or float the pin.



<span id="page-13-1"></span>**Figure 2. 0.1A to 3.1A Load Step Transient Response with and without Forced Continuous Mode**

FCM is disabled under  $V_{IN}$  overvoltage conditions (the  $V_{IN}$  pin is held above 18V) if  $V_{OUT}$  is too high (the PGSET pin is held greater than 540mV) and is also disabled during start-up until the voltage on  $V_{OUT}$  has charged up to 92.5% of its final value (as indicated when the PGSET pin rises to above 465mV). For the latter two conditions, it is assumed the PGSET pin is tied to the output voltage through an appropriate resistor. When FCM is disabled in these ways, negative inductor current is not allowed and the LTM4702 operates in pulse-skipping mode.

#### **Pulse-Skipping Mode**

When not operating in forced continuous mode, the LTM4702 will operate in pulse-skipping mode. The negative inductor current is not allowed in this mode. Additionally, in pulse-skipping mode, the LTM4702 may also skip switching cycles at very light loads for improved efficiency or at very high duty cycles in order to achieve better dropout. To enable pulse-skipping mode, tie the SYNC pin to GND.

#### <span id="page-14-0"></span>**Synchronization**

To synchronize the LTM4702 oscillator to an external frequency, connect a square wave to the SYNC pin. The square wave amplitude should have valleys below 0.4V and peaks above 1.5V (up to 6V), with a minimum on-time and off-time of 50ns.

The LTM4702 will run in forced continuous mode to maintain regulations while synchronized to an external clock. The LTM4702 may be synchronized over a 300kHz to 3MHz range. The  $R<sub>T</sub>$  resistor should be chosen to set the LTM4702 switching frequency to below the lowest synchronization input by approximately 20%. For example, if the synchronization signal is 500kHz and higher, the  $R<sub>T</sub>$ should be selected for 400kHz.

### **Programmable Power Good**

The LTM4702 features a programmable power good by using a single resistor across OUT pin and PGSET pin [\(Equation 6\)](#page-14-1).

 $V_{\text{OUT(PG)}\text{THRESHOLD}} = 0.5V$ 

$$
\left(1+\frac{R_{PGSET}}{49.9k}\right)+I_{PGSET} \bullet R_{PGSET}
$$
 (6)

If the PGSET pin increases above 540mV or decreases below 465mV, the open-drain PG pin de-asserts and becomes low impedance. The power good comparator has 5mV hysteresis. The PGSET pin current (IPGSET) from the [Electrical Characteristics](#page-2-0) table must be considered when determining the resistor. Note that the programmable power good and fast start-up capabilities are disabled when PGSET is tied to 0.5V or when the device is in shut-down. [Table 3](#page-14-2) suggests some  $1\%$  R<sub>PGSET</sub> resistor values for common  $V_{\text{OUT}}$  configurations.

<span id="page-14-2"></span>



### **Shorted or Reversed Input Protection**

<span id="page-14-1"></span>Care needs to be taken in systems where the output is held high when the power input to the LTM4702 is absent. This may occur in battery charging applications or in battery backup systems where a battery or some other supply is diode OR-ed with the LTM4702's output. If the  $V_{IN}$  pin is allowed to float and the RUN pin is held high (either by a logic signal or because it is tied to  $V_{IN}$ ), then the LTM4702's internal circuitry pulls its quiescent current through its internal power switch. This is fine if your system can tolerate a few milliamps in this state. If you ground the RUN pin, the internal current drops to essentially zero. However, if the  $V_{IN}$  pin is grounded while the output is held high, parasitic diodes inside the LTM4702 can pull large currents from the output through the  $V_{IN}$  pin. [Figure 3](#page-15-0) shows a connection of  $V_{IN}$  and RUN pins that will allow LTM4702 to run only when the input voltage is present and that protects against a shorted or reversed input.



**Figure 3. Reverse Input Protection**

#### **Temperature Monitoring**

Measuring the absolute temperature of a diode is possible due to the relationship between current, voltage, and temperature described by the classic diode [Equation 7.](#page-15-1)

$$
I_D = I_S \bullet e \left( \frac{V_D}{\eta \bullet V_T} \right)
$$
  
or (7)

V<sub>D</sub> = η• V<sub>T</sub> • In  $\frac{I_D}{I}$ I S

where I<sub>D</sub> is the diode current, V<sub>D</sub> is the diode voltage,  $\eta$ is the ideal factor (typically close to 1.0) and  $I<sub>S</sub>$  (saturation current) is a process dependent parameter.  $V<sub>T</sub>$  can be broken out by [Equation 8.](#page-15-2)

<span id="page-15-2"></span>
$$
V_T = \frac{k \cdot T}{q} \tag{8}
$$

where T is the diode junction temperature in Kelvin, q is the electron charge, and k is Boltzmann's constant.  $V<sub>T</sub>$  is approximately 26mV at room temperature (298K) and scales linearly with Kelvin temperature. It is this linear temperature relationship that makes diodes suitable temperature sensors. The  $I<sub>S</sub>$  term in [Equation 8](#page-15-2) is the extrapolated current through a diode junction when the diode has zero volts across the terminals. The  $I_S$  term varies from process to process, varies with temperature, and by definition must always be less than  $I<sub>D</sub>$ . Combining all of the constants into one term ([Equation 9\)](#page-15-3).

<span id="page-15-3"></span>
$$
K_{D} = \frac{\eta \bullet k}{q}
$$
 (9)

where K<sub>D</sub> = 8.26<sup>–5</sup>, and knowing In (I<sub>D</sub>/I<sub>S</sub>) is always positive because I<sub>D</sub> is always greater than I<sub>S</sub>, as shown in [Equation 10.](#page-15-4)

<span id="page-15-4"></span>
$$
V_{D} = T_{(KELVIN)} \bullet K_{D} \bullet \ln \frac{I_{D}}{I_{S}}
$$
 (10)

<span id="page-15-0"></span>where  $V_D$  appears to increase with temperature. It is common knowledge that a silicon diode biased with a current source has an approximate –2mV/°C temperature relationship [\(Figure 4](#page-15-5)), which is at odds with the equation. In fact, the  $I<sub>S</sub>$  term increases with temperature, reducing the absolute value yielding an approximate –2mV/°C composite diode voltage slope.



<span id="page-15-6"></span><span id="page-15-5"></span>Figure 4. Diode Voltage V<sub>D</sub> vs Temperature

<span id="page-15-1"></span>To obtain a linear voltage proportional to temperature we cancel the I<sub>S</sub> variable in the natural logarithm term to remove the  $I<sub>S</sub>$  dependency from [Equation 9.](#page-15-3) This is accomplished by measuring the diode voltage at two currents,  $I_1$  and  $I_2$ , where  $I_1 = 10 \cdot I_2$  and subtracting to get [Equation 11.](#page-15-6)

$$
\Delta V_{D} = T_{(KELVIN)} \bullet K_{D} \bullet \ln \frac{I_{1}}{I_{S}} - T_{(KELVIN)} \bullet K_{D} \bullet \ln \frac{I_{2}}{I_{S}} \quad (11)
$$

Combining like terms, then simplifying the natural log terms yields [Equation 12](#page-15-7).

<span id="page-15-7"></span>
$$
\Delta V_{D} = T_{(KELVIN)} \bullet K_{D} \bullet IN(10)
$$
\n(12)

and redefining constant shown in [Equation 13.](#page-15-8)

<span id="page-15-8"></span>
$$
K'_{D} = K_{D} \cdot \ln(10) = \frac{198\mu V}{K}
$$
 (13)

yields [Equation 14](#page-16-2).

$$
\Delta V_{D} = K'_{D} \bullet T_{(KELVIN)} \tag{14}
$$

Use [Equation 15](#page-16-3) for solving for temperature.

$$
T_{(KELVIN)} = \frac{\Delta V_D}{K_D} \text{ (°CELSIUS)} = T_{(KELVIN)} - 273.15 \quad (15)
$$

Where,

300**°**K = 27**°**C

means that is we take the difference in voltage across the diode measured at two currents with a ratio of 10, the resulting voltage is 198μV per Kelvin of the junction with a zero intercept at 0 Kelvin.

The diode connected NPN transistor across the  $T_{\text{SFNSF}}$ <sup>+</sup> pin and T<sub>SENSE</sub><sup>−</sup> pin can be used to monitor the internal temperature of the LTM4702.

### <span id="page-16-1"></span>**Hot-Plugging Safely**

The small size, robustness, and low impedance of ceramic capacitors make them an attractive option for the input bypass capacitor of LTM4702. However, these capacitors can cause problems if the LTM4702 is plugged into a live supply (Refer to Analog Devices Application Note 88 for a complete discussion). The lowloss ceramic capacitor combined with stray inductance in series with the power source forms an underdamped tank circuit, and the voltage at the  $V_{\text{IN}}$  pins of the LTM4702 can ring to more than twice the nominal input voltage, possibly exceeding the LTM4702's rating and damaging the part. If the input supply is poorly controlled or the LTM4702 is hot-plugged into an energized supply, the input network should be designed to prevent this overshoot. This can be accomplished by installing a small resistor in series to  $V_{\text{IN}}$ , but the most popular method of controlling input voltage overshoot is adding an electrolytic bulk cap to the  $V_{IN}$  net. This capacitor's relatively high equivalent series resistance damps the circuit and eliminates the voltage overshoot. The extra capacitor improves low-frequency ripple filtering and can slightly improve the efficiency of the circuit, though it is likely to be the largest component in the circuit.

<span id="page-16-3"></span><span id="page-16-2"></span>

Figure 5. Thermal Image at 12V<sub>IN</sub>, 1V, 8A Output without Airflow **and Heat Sink**

#### <span id="page-16-0"></span>**Thermal Considerations**

The LTM4702 output current may need to be derated if it is required to operate at a high ambient temperature. The amount of current derating depends upon the input voltage, output power, and ambient temperature. The derating curves shown in the [Typical Performance](#page-5-0)  [Characteristics](#page-5-0) section can be used as a guide. These curves were generated by the LTM4702 mounted to a 50cm2 6-layer FR4 printed circuit board. Boards of other sizes and layer counts can exhibit different thermal behaviors, so it is incumbent upon the user to verify proper operation over the intended system's line, load, and environmental operating conditions.

For increased accuracy and fidelity to the actual application, many designers use FEA (finite element analysis) to predict thermal performance. To that end, below are the four thermal coefficients.

- 1.  $\theta_{JA}$  Thermal resistance from junction to ambient.
- 2.  $\theta_{JCbot}$  Thermal resistance from junction to the bottom of the product case.
- 3.  $\theta_{\text{JCtop}}$  Thermal resistance from junction to top of the product case.

While the meaning of each of these coefficients may seem to be intuitive, JEDEC has defined each to avoid confusion and inconsistency. These definitions are given in JESD51-12 and are quoted or paraphrased below.

17

- 1.  $\theta_{JA}$  is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air" although natural convection causes the air to move. This value is determined with the part mounted to a JESD51-9 defined test board, which does not reflect an actual application or viable operating condition.
- 2.  $\theta$ <sub>JChot</sub> is the junction-to-board thermal resistance with all of the component power dissipation flowing through the bottom of the package. In the typical μModudle regulator, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages, but the test conditions don't generally match the user's application.
- 3.  $\theta$ <sub>JCtop</sub> is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical μModule regulator are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of  $\theta$ <sub>JCbot</sub>, this value may be useful for comparing packages, but the test conditions don't generally match the user's application.

Given these definitions, it should now be apparent that none of these thermal coefficients reflects an actual physical operating condition of a μModule regulator. Thus, none can be individually used to predict the product's thermal performance accurately. Likewise, it would be inappropriate to attempt to use anyone coefficient to correlate to the junction temperature vs load graphs given in the product's data sheet. The only appropriate way to use the coefficients is when running a detailed thermal analysis, such as FEA, which considers all thermal resistances simultaneously.

A graphical representation of these thermal resistances is shown in [Figure 6.](#page-17-0) Some thermal resistance elements, such as heat flow out the side of the package, are not defined by the JEDEC standard and are not shown. The blue resistances are contained within the µModule regulator, and the green is outside.

The die temperature of the LTM4702 must be lower than the maximum rating, so care should be taken in the layout of the circuit to ensure good heat sinking of the LTM4702. The bulk of the heat flow out of the LTM4702 is through the bottom of the package and the pads into the printed circuit board. Consequently, a poor printed circuit board design can cause excessive heating, resulting in impaired performance or reliability. See the [PCB Layout](#page-18-0) section for printed circuit board design suggestions.



<span id="page-17-0"></span>**Figure 6. Graphical Representation of Thermal Coefficients, Including JESD51-12 Terms**

#### <span id="page-18-0"></span>**PCB Layout**

Most of the headaches associated with PCB layout have been alleviated or even eliminated by the high level of integration of the LTM4702. The LTM4702 is, nevertheless, a switching power supply, and care must be taken to minimize EMI and ensure proper operation. Even with a high level of integration, you may fail to achieve the specified operation with a haphazard or poor layout. See [Figure 7](#page-18-1) for a suggested layout. Ensure that the grounding and heat sinking are acceptable.

A few rules to keep in mind are:

- 1. Place  $C_{\text{SET}}$ ,  $R_{\text{SET}}$ , and  $R_{\text{T}}$  as close as possible to their respective pins.
- 2. Place the C<sub>IN</sub> capacitor as close as possible to the V<sub>IN</sub>/  $SV_{IN}$  and GND connection of the LTM4702.
- 3. Place the  $C_{\text{OUT}}$  capacitor as close as possible to the  $V_{\text{OUT}}$  and GND connection of the LTM4702.
- 4. Place the C<sub>IN</sub> and C<sub>OUT</sub> capacitors so that their ground current flow directly adjacent to or underneath the LTM4702.
- 5. Connect all the GND connections to as large a copper pour or plane area as possible on the top layer. Avoid breaking the ground connection between the external components and the LTM4702.
- 6. Use vias to connect the GND copper area to the board's internal ground planes. Liberally distribute these GND vias to provide both a good ground connection and thermal path to the internal planes of the printed circuit board. Pay attention to the location and density of the thermal vias, as shown in [Figure 7](#page-18-1). The LTM4702 can benefit from the heat sinking afforded by vias that connect to internal GND planes at these locations due to their proximity to internal power handling components. The optimum number of thermal vias depends upon the printed circuit board design. For example, a board might use very small via holes. It should employ more thermal vias than a board that uses larger holes.



<span id="page-18-1"></span>**Figure 7. Layout Showing Suggested External Components, GND Plane and Thermal Vias (Top Layer)**



PINS NOT USED: SW, SYNC, PHMODE, CLKOUT, INTV<sub>CC</sub>, T<sub>SENSE</sub><sup>+</sup>, T<sub>SENSE</sub><sup>-</sup>. TO GUARANTEE SOFT-START, DO NOT POWER V<sub>IN</sub> LAST WHEN<br>SEQUENCING V<sub>IN</sub>, SV<sub>IN</sub> AND RUN.





PINS NOT USED: SW, SYNC, PHMODE, CLKOUT, INTV<sub>CC</sub>.

<span id="page-19-0"></span>



PINS NOT USED: COMPb, SW, T<sub>SENSE</sub><sup>+</sup>, T<sub>SENSE</sub><sup>-</sup>.

NOTES:

1. CH2 IS SYNCHRONIZED TO 2MHz VIA SYNC PIN. R<sub>T</sub> RESISTOR VALUE MUST SET INTERNAL OSCILLATOR TO <1.6MHz (80% OF 2MHz). 2. COMPa PINS TIED TOGETHER.

3. PHMODE TIED TO GND FOR 180 DEG. PHASE SHIFT AT CLKOUT.

4. SET PINS CAN BE TIED TOGETHER FOR 200µA CURRENT REFERENCE; THIS PROVIDES LOWER 1/f NOISE AND BETTER CURRENT SHARING.

Figure 10. 2-Phase 1V, 16A from 3V to 16V<sub>IN</sub>, 2MHz with Soft-Start, Fast Start-Up and Power Good



PINS NOT USED: COMPb, SW, T<sub>SENSE</sub><sup>+</sup>, T<sub>SENSE</sub><sup>-</sup>.

NOTES:

1. CH2 AND CH3 ARE SYNCHRONIZED TO 1.3MHz VIA SYNC PIN.  $R_{\text{T}}$  RESISTOR VALUE MUST SET INTERNAL

OSCILLATOR TO <1MHz (80% OF 1.3MHz).

2. COMPa PINS TIED TOGETHER.

3. PHMODE PIN FLOATS FOR 120 DEG. PHASE SHIFT AT CLKOUT.

<span id="page-21-0"></span>4. SET PINS CAN BE TIED TOGETHER FOR 300µA CURRENT REFERENCE; THIS PROVIDES LOWER 1/f NOISE AND BETTER CURRENT SHARING.

#### Figure 11. 3-Phase 3.3V, 24A from 4.5V to 16V<sub>IN</sub>, 1.3MHz with Soft-Start, Fast Start-Up and Power Good



PINS NOT USED: COMPb, SW, T<sub>SENSE</sub><sup>+</sup>, T<sub>SENSE</sub><sup>-</sup>.

NOTES:

1. CH2 AND CH3 ARE SYNCHRONIZED TO 1.8MHz VIA SYNC PIN. R<sub>T</sub> RESISTOR VALUE MUST SET INTERNAL<br>OSCILLATOR TO <1.4MHz (80% OF 1.8MHz).

- 
- 
- <span id="page-22-0"></span>

2. COMPa PINS TIED TOGETHER.<br>3. PHMODE TIED TO INTV<sub>CC</sub> FOR 90 DEG. PHASE SHIFT AT CLKOUT.<br>4. SET PINS CAN BE TIED TOGETHER FOR 400µA CURRENT REFERENCE; THIS PROVIDES LOWER 1/f NOISE AND BETTER CURRENT SHARING.

## Figure 12. 4-Phase 2.5V, 32A from 3.9V to 16V<sub>IN</sub>, 1.8MHz with Soft-Start, Fast Start-Up and Power Good



<span id="page-23-0"></span>

PINS NOT USED: SW, T<sub>SENSE</sub><sup>+</sup>, T<sub>SENSE</sub><sup>-</sup>. NOTE: LC FILTER IS ADDED FOR 1V AND 1.8V STATIC OUTPUTS TO ACHIEVE A VERY LOW OUTPUT NOISE BELOW 55μV<sub>RMS</sub>.

**Figure 13. Powering a Transceiver Using 3× LTM4702**

## PACKAGE DESCRIPTION



**PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY.**



#### **Table 4. LTM4702 Component BGA Pinout**

# PACKAGE DESCRIPTION



**08-18-2022-C**

49-Ball Chip Scale Package Ball Grid Array [CSP\_BGA]<br>6.25mm × 6.25mm × 5.07mm<br>(Reference DWG # BC-49-9) **49-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] 6.25mm × 6.25mm × 5.07mm**

ANALOG | ADI Power by Linear

## REVISION HISTORY



# PACKAGE PHOTOS **Part marking is either ink mark or laser mark**



# DESIGN RESOURCES



## RELATED PARTS



