# Ultrathin Dual 14A or Single 28A µModule Regulator with Digital Power System Management

### **FEATURES**

- Dual, Fast, Analog Loops with Digital Interface for Control and Monitoring
- Input Voltage Range: 4.5V to 5.75V Standalone, 2.375V to 5.75V with Aux 5V Bias
- Output Voltage Range: 0.5V to 3.6V
- ±0.5% Maximum DC Output Error Over Temperature
- 14A DC Typical, 17A Peak Output Current, per Channel
- ±10% Current Readback Accuracy at 10A Load
- 400kHz PMBus-Compliant I<sup>2</sup>C Serial Interface
- Integrated 16-Bit  $\Delta\Sigma$  ADC
- Supports Telemetry Polling Rates Up to 125Hz
- Constant Frequency Current Mode Control
- Parallel and Current Share Multiple Modules
- All 7-Bit Slave Addresses Supported
- Drop-In Pin-Compatible to Dual 10A LTM4686 and Dual 9A LTM4675 and Dual 13A LTM4676A and Dual 18A LTM4677
- 16mm × 11.9mm × 1.82mm LGA Package

#### Readable Data

- Input and Output Voltages, Currents, and Temperatures
- Running Peak Values, Uptime, Faults and Warnings
- Onboard EEPROM with ECC and Fault Log Record

#### Writable Data and Configurable Parameters

- Output Voltage, Voltage Sequencing and Margining
- Digital Soft-Start/Stop Ramp
- OV/UV/OT, UVLO, Frequency and Phasing

# **APPLICATIONS**

System Optimization in Prototype and Production

# DESCRIPTION

The LTM®4686B is a dual 14A (17A peak) or single 28A (34A peak) step-down µModule® (micromodule) DC/DC regulator with 39ms turn-on time. It features remote configurability and telemetry-monitoring of power management parameters over PMBus—an open standard I<sup>2</sup>C-based digital interface protocol ©. The LTM4686B is comprised of fast analog control loops, precision mixed-signal circuitry, EEPROM, power MOSFETs, inductors and supporting components. A video on ultrathin module products is available on the website. Click here ©.

The LTM4686B's 2-wire serial interface allows outputs to be margined, tuned and ramped up and down at programmable slew rates with sequencing delay times. Input and output currents and voltages, output power, temperature, uptime and peak values are readable. Custom configuration of the EEPROM contents is not required. Pin-strap resistors configure start-up settings. The LTpowerPlay® GUI, DC1613 USB-to-PMBus converter, DC2086 programming adapter and demo kits are available.

Pb-free and RoHS compliant, the LTM4686B is available in a  $16mm \times 11.9mm \times 1.82mm$  LGA package.

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. Patents including 5408150, 5481178, 5705919, 5929620, 6144194, 6177787, 6580258, 7420359, 8163643. Licensed under U.S. Patent 7000125 and other related patents worldwide.

Click to view associated Video Design Idea.

# TYPICAL APPLICATION

Dual 14A µModule Regulator with Digital Interface for Control and Monitoring\*



Using PMBus and LTpowerPlay to Monitor Telemetry and Margin  $V_{OUT0}/V_{OUT1}$  During Load Pattern Tests; 10Hz Polling Rate; 3.3 $V_{IN}$ 



Document Feedback www.datasheetall.com

# LTM4686B

# TABLE OF CONTENTS

| Features                                                  | 1  | Fault Detection and Handling                           |        |
|-----------------------------------------------------------|----|--------------------------------------------------------|--------|
| Applications                                              | 1  | Open-Drain Pins                                        |        |
| Typical Application                                       | 1  | Phase-Locked Loop and Frequency Synchronization        | on 58  |
| Description                                               |    | R <sub>CONFIG</sub> Pin-Straps (External Resistor      |        |
| Absolute Maximum Ratings                                  | 3  | Configuration Pins)                                    |        |
| Order Information                                         | 3  | Voltage Selection                                      | 56     |
| Pin Configuration                                         | 3  | Connecting the USB to the I <sup>2</sup> C/SMBus/PMBus |        |
| Electrical Characteristics                                | 4  | Controller to the LTM4686B In System                   | 56     |
| Typical Performance Characteristics                       | 11 | LTpowerPlay: An Interactive GUI for Digital Pov        |        |
| Pin Functions                                             | 13 | System Management                                      | 60     |
| Simplified Block Diagram                                  | 18 | PMBus Communication and Command Process                | sing 6 |
| Decoupling Requirements                                   | 18 | Thermal Considerations and                             |        |
| Functional Diagram                                        | 19 | Output Current Derating                                | 62     |
| Test Circuits                                             | 20 | EMI Performance                                        |        |
| Operation                                                 |    | Safety Considerations                                  |        |
| Power Module Introduction                                 | 21 | Layout Checklist/Example                               | 69     |
| Power Module Configurability and                          |    | Typical Applications                                   |        |
| Readback Data                                             |    | Appendix A                                             | 77     |
| Time-Averaged and Peak Readback Data                      |    | Similarity Between PMBus, SMBus and I <sup>2</sup> C   |        |
| Power Module Overview                                     | 28 | 2-Wire Interface                                       |        |
| EEPROM                                                    |    | Appendix B                                             |        |
| Serial Interface                                          |    | PMBus Serial Digital Interface                         |        |
| Device Addressing                                         |    | Appendix C: PMBus Command Details                      |        |
| Fault Detection and Handling                              |    | Addressing and Write Protect                           |        |
| Responses to V <sub>OUT</sub> and I <sub>OUT</sub> Faults |    | General Configuration Registers                        |        |
| Responses to Timing Faults                                |    | On/Off/Margin                                          |        |
| Responses to SV <sub>IN</sub> OV Faults                   |    | PWM Config                                             |        |
| Responses to OT/UT Faults                                 |    | Voltage                                                |        |
| Responses to External Faults                              |    | Current                                                |        |
| Fault Logging                                             |    | Temperature                                            |        |
| Bus Timeout Protection                                    |    | Timing                                                 |        |
| PMBus Command Summary                                     |    | Fault Response                                         | 99     |
| PMBus Commands                                            |    | Fault Sharing                                          |        |
| Applications Information                                  |    | Scratchpad                                             |        |
| V <sub>IN</sub> to V <sub>OUT</sub> Step-Down Ratios      |    | Identification                                         |        |
| Input Capacitors                                          |    | Fault Warning and Status                               |        |
| Output Capacitors                                         |    | Telemetry                                              |        |
| Light Load Current Operation                              |    | NVM (EEPROM) Memory Commands                           |        |
| Switching Frequency and Phase                             |    | Package Description                                    |        |
| Minimum On-Time Considerations                            |    | Package Photos                                         |        |
| Variable Delay Time, Soft-Start and Output Vol            | -  | Package Description                                    |        |
| Ramping                                                   |    | Typical Application                                    |        |
| Digital Servo Mode                                        |    | Design Resources                                       |        |
| Soft Off (Sequenced Off)                                  |    | Related Parts                                          | 130    |
| Undervoltage Lockout                                      | 53 |                                                        | Devi   |

2 www.datasheetall.com

# **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

### **Terminal Voltages**

| V <sub>INn</sub> (Note 4), SV <sub>IN</sub> 0.3V to 6V                                         |
|------------------------------------------------------------------------------------------------|
|                                                                                                |
| V <sub>OUT</sub> ,0.3V to 6V                                                                   |
| $V_{OSNS0}^+$ , $V_{ORB0}^+$ , $V_{OSNS1}$ , $V_{ORB1}$ , $INTV_{CC}$ $-0.3V$ to $6V$          |
| RUN <i>n</i> , SDA, SCL, ALERT0.3V to 5.5V                                                     |
| F <sub>SWPHCFG</sub> , V <sub>OUTnCFG</sub> , V <sub>TRIMnCFG</sub> , ASEL0.3V to 2.75V        |
| V <sub>DD33</sub> , GPIO <i>n</i> , SYNC, SHARE_CLK, WP,                                       |
| COMP <i>n</i> a, V <sub>OSNSO</sub> <sup>-</sup> , V <sub>ORBO</sub> <sup>-</sup> 0.3V to 3.6V |
| SGND0.3V to 0.3V                                                                               |

#### **Temperatures**

Internal Operating Temperature Range (Notes 2, 3)......-40°C to 125°C Storage Temperature Range ......-55°C to 125°C Peak Solder Reflow Package Body Temperature... 260°C

# PIN CONFIGURATION



# ORDER INFORMATION

|                |                    | PART MARKING* |             | PACKAGE | MSL    | TEMPERATURE RANGE |
|----------------|--------------------|---------------|-------------|---------|--------|-------------------|
| PART NUMBER    | PAD OR BALL FINISH | DEVICE        | FINISH CODE | TYPE    | RATING | (SEE NOTE 2)      |
| LTM4686BEV#PBF | Au (RoHS)          | LTM4686BV     | e4          | LGA     | 4      | -40°C to 125°C    |
| LTM4686BIV#PBF | Au (RoHS)          | LTM4686BV     | e4          | LGA     | 4      | -40°C to 125°C    |

- Contact the factory for parts specified with wider operating temperature ranges. \*Pad or ball finish code is per IPC/JEDEC J-STD-609.
- Recommended LGA and BGA PCB Assembly and Manufacturing **Procedures**
- Device temperature grade is indicated by a label on the shipping container.
   LGA and BGA Package and Tray Drawings

| SYMBOL                                     | PARAMETER                                                      | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                       |   | MIN            | TYP            | MAX            | UNITS             |
|--------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|----------------|----------------|-------------------|
| V <sub>IN</sub>                            | Input DC Voltage                                               | Test Circuit 1; $4.5V \le SV_{IN} \le 5.75V$ ; $INTV_{CC} = SV_{IN}$ ; $VIN\_OFF < VIN\_ON = 4.25V$ Test Circuit 2; $4.5V \le SV_{IN} \le 5.75V$ ; $INTV_{CC} = SV_{IN}$ ; $VIN\_OFF < VIN\_ON = 4.25V$                                                                                                                                                                                                                                          | • | 4.5<br>2.375   |                | 5.75<br>5.75   | V                 |
| V <sub>OUT</sub> n                         | Range of Output<br>Voltage Regulation                          | V <sub>OUTO</sub> Differentially Sensed on V <sub>OSNSO</sub> <sup>+</sup> /V <sub>OSNSO</sub> <sup>-</sup> Pin-Pair;<br>V <sub>OUT1</sub> Differentially Sensed on V <sub>OSNS1</sub> /SGND Pin-Pair;<br>Commanded by Serial Bus or with Resistors Present at Start-Up on<br>V <sub>OUT,nCFG</sub> and/or V <sub>TRIM,nCFG</sub>                                                                                                                | • | 0.5<br>0.5     |                | 3.6<br>3.6     | V                 |
| V <sub>OUT</sub> n(DC)                     | Output Voltage, Total<br>Variation with Line and<br>Load       | (Note 5)  V <sub>OUTn</sub> Low Range (MFR_PWM_MODEn[1] = 1 <sub>b</sub> ), Digital Servo Engaged (MFR_PWM_MODEn[6] = 1 <sub>b</sub> ) Digital Servo Disengaged (MFR_PWM_MODEn[6] = 0 <sub>b</sub> )                                                                                                                                                                                                                                             | • | 0.995<br>0.985 | 1.000<br>1.000 | 1.005<br>1.015 | V                 |
| Input Specification                        | ons                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |                |                |                |                   |
| I <sub>INRUSH(VIN)</sub>                   | Input Inrush Current at<br>Start-Up                            | Test Circuit 1, $V_{OUTn}$ =1V, $V_{IN}$ = 5V; No Load Besides Capacitors; TON_RISE $n$ = 3ms                                                                                                                                                                                                                                                                                                                                                    |   |                | 400            |                | mA                |
| I <sub>Q(SVIN)</sub>                       | Input Supply Bias<br>Current                                   | Forced Continuous Mode, MFR_PWM_MODE $n[0] = 1_b$<br>RUN $n = 5V$ , RUN $[1-n] = 0V$ , INTV <sub>CC</sub> = 5V<br>Shutdown, RUN0 = RUN1 = 0V, INTV <sub>CC</sub> Open Circuit                                                                                                                                                                                                                                                                    |   |                | 1.2<br>20      |                | mA<br>mA          |
| I <sub>S(VIN<i>n</i>,PSM)</sub>            | Input Supply Current<br>in Pulse-Skipping<br>Mode Operation    | Pulse-Skipping Mode, MFR_PWM_MODE $n[0] = 0_b$ , $I_{OUT} = 100 \text{mA}$                                                                                                                                                                                                                                                                                                                                                                       |   |                | 45             |                | mA                |
| I <sub>S(VIN<i>n</i>,FCM)</sub>            | Input Supply Current<br>in Forced-Continuous<br>Mode Operation | Forced Continuous Mode, MFR_PWM_MODE $n[0] = 1_b$ $I_{OUT} = 100 \text{mA}$ $I_{OUT} = 14 \text{A}$                                                                                                                                                                                                                                                                                                                                              |   |                | 120<br>4       |                | mA<br>A           |
| I <sub>S(VIN<i>n</i>,SHUTDOWN)</sub>       | Input Supply Current in Shutdown                               | Shutdown, RUN <i>n</i> = 0V                                                                                                                                                                                                                                                                                                                                                                                                                      |   |                | 80             |                | μА                |
| <b>Output Specificat</b>                   | ions                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |                |                |                |                   |
| loutn                                      | Output Continuous<br>Current Range                             | (Note 6)                                                                                                                                                                                                                                                                                                                                                                                                                                         |   | 0              |                | 14             | A                 |
| $\frac{\Delta V_{OUT} n(LINE)}{V_{OUT} n}$ | Line Regulation<br>Accuracy                                    | Digital Servo Engaged (MFR_PWM_MODE $n$ [6] = 1 $_b$ , Note 12) Digital Servo Disengaged (MFR_PWM_MODE $n$ [6] = 0 $_b$ ) SV <sub>IN</sub> and V <sub>IN<math>n</math></sub> and INTV <sub>CC</sub> Electrically Shorted Together; I <sub>OUT<math>n</math></sub> = 0A, 4.5V $\leq$ V <sub>IN</sub> $\leq$ 5.75V, V <sub>OUT</sub> Low Range (MFR_PWM_MODE $n$ [1] = 1 $_b$ ) FREQUENCY_SWITCH = 1MHz (Referenced to 5V <sub>IN</sub> ) (Note 5) | • |                | 0.03<br>0.03   | ±0.2           | %/V               |
| $\frac{\Delta V_{OUT}n(LOAD)}{V_{OUT}n}$   | Load Regulation<br>Accuracy                                    | Digital Servo Engaged (MFR_PWM_MODE $n$ [6] = 1 $_b$ , Note 12)<br>Digital Servo Disengaged (MFR_PWM_MODE $n$ [6] = 0 $_b$ )<br>0A $\leq$ 1 $_{OUT}$ $_n$ $\leq$ 14A, V $_{OUT}$ Low Range, (MFR_PWM_MODE $n$ [1] = 1 $_b$ )<br>FREQUENCY_SWITCH = 1MHz (Note 5)                                                                                                                                                                                 | • |                | 0.03<br>0.2    | 0.5            | %<br>%            |
| V <sub>OUT</sub> n(AC)                     | Output Voltage Ripple                                          | (Note 12)                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |                | 10             |                | mV <sub>P-P</sub> |
| f <sub>S</sub> (Each<br>Channel)           | V <sub>OUT<i>n</i></sub> Ripple Frequency                      | FREQUENCY_SWITCH Set to 1MHz (0x03E8)                                                                                                                                                                                                                                                                                                                                                                                                            | • | 950            | 1000           | 1050           | kHz               |
| $\Delta V_{OUT}n(START)$                   | Turn-On Overshoot                                              | TON_RISE <i>n</i> = 2ms (Note 12)                                                                                                                                                                                                                                                                                                                                                                                                                |   |                | 8              |                | mV                |
| t <sub>START</sub>                         | Turn-On Start-Up Time                                          | Time from $V_{IN}$ Toggling from 0V to $5V_{IN}$ to Rising Edge of $\overline{GPIO}n$ .<br>TON_DELAY $n$ = 0ms, TON_RISE $n$ = 2ms,<br>MFR_GPIO_PROPAGATE $n$ = 0x0100,<br>MFR_GPIO_RESPONSE $n$ = 0x0000                                                                                                                                                                                                                                        | • |                | 34             | 39             | ms                |
| t <sub>DELAY(0ms)</sub>                    | Turn-On Delay Time                                             | Time from First Rising Edge of RUNn to Rising Edge of GPIOn.  TON_DELAYn = 0ms, TON_RISEn = 3ms,  MFR_GPIO_PROPAGATEn = 0x0100,  MFR_GPIO_RESPONSEn = 0x0000.  V <sub>IN</sub> Having Been Established for at Least 39ms                                                                                                                                                                                                                         | • | 2.7            | 3.1            | 3.5            | ms                |

| SYMBOL                           | PARAMETER                                                                | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        | MIN       | TYP          | MAX                                | UNITS              |
|----------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|--------------|------------------------------------|--------------------|
| $\Delta V_{OUTn(LS)}$            | Peak Output Voltage<br>Deviation for Dynamic<br>Load Step                | Load: 0A to 7A and 7A to 0A at $5A/\mu s$ , Figure 62 Circuit, $V_{OUTn} = 1V$ , $V_{IN} = 5V_{IN}$ (Note 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |           | 42           |                                    | mV                 |
| t <sub>SETTLE</sub>              | Settling Time for<br>Dynamic Load Step                                   | Load: 0A to 7A and 7A to 0A at $5A/\mu s$ , Figure 62 Circuit, $V_{OUT,n} = 1V$ , $V_{IN} = 5V_{IN}$ (Note 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |           | 60           |                                    | μs                 |
| I <sub>OUT</sub> n(OCL_PK)       | Output Current Limit,<br>Peak                                            | Cycle-by-Cycle Inductor Peak Current Limit Inception Commanded by IOUT_OC_FAULT_LIMIT <i>n</i> (Note 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |           | 36           |                                    | А                  |
| I <sub>OUT</sub> n(OCL_AVG)      | Output Current Limit,<br>Time Averaged                                   | Time-Averaged Output Inductor Current Limit Inception Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        | Specific  | cation (0    | 0-RB-AC<br>Output C<br>Accurac     | urrent             |
| <b>Control Section</b>           |                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |           |              |                                    |                    |
| V <sub>FBCM0</sub>               | Channel O Feedback<br>Input Common Mode<br>Range                         | V <sub>OSNSO</sub> <sup>-</sup> Valid Input Range (Referred to SGND)<br>V <sub>OSNSO</sub> <sup>+</sup> Valid Input Range (Referred to SGND)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | •      | -0.1      |              | 0.1<br>3.6                         | V                  |
| V <sub>FBCM1</sub>               | Channel 1 Feedback<br>Input Common Mode<br>Range                         | SGND Valid Input Range (Referred to GND) V <sub>OSNS1</sub> Valid Input Range (Referred to SGND)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | •      | -0.3      |              | 0.1<br>3.6                         | V                  |
| V <sub>OUT-RNG0</sub>            | Full-Scale Command<br>Voltage, Range 0                                   | (Notes 7, 15)  V <sub>OUT n</sub> Commanded to 3.600V, MFR_PWM_MODE n[1] = 0 <sub>b</sub> Resolution LSB Step Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | 3.548     | 12<br>1.375  | 3.651                              | V<br>Bits<br>mV    |
| V <sub>OUT-RNG1</sub>            | Full-Scale Command<br>Voltage, Range 1                                   | (Notes 7, 15)  V <sub>OUT,n</sub> Commanded to 2.750V, MFR_PWM_MODEn[1] = 1 <sub>b</sub> Resolution LSB Step Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | 2.711     | 12<br>0.6875 | 2.788                              | V<br>Bits<br>mV    |
| R <sub>VOSNS0</sub> <sup>+</sup> | V <sub>OSNS0</sub> <sup>+</sup> Impedance to SGND                        | $0.05V \le V_{VOSNS0}^+ - V_{SGND} \le 3.6V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |           | 41           |                                    | kΩ                 |
| R <sub>VOSNS1</sub>              | V <sub>OSNS1</sub> Impedance to SGND                                     | $0.05V \le V_{VOSNS1} - V_{SGND} \le 3.6V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        |           | 37           |                                    | kΩ                 |
| t <sub>ON(MIN)</sub>             | Minimum On-Time                                                          | (Note 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |           | 45           |                                    | ns                 |
| V <sub>OUT</sub> OV/UV (Ove      | ervoltage/Undervoltage) S                                                | upervisor Comparators (VOUT_OV/UV_FAULT_LIMIT and VOUT_OV/UV_V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | VARN_L | noM TIMI. | nitors)      |                                    |                    |
| N <sub>OV/UV_COMP</sub>          | Resolution, Output<br>Voltage Supervisors                                | (Note 15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |           | 8            |                                    | Bits               |
| V <sub>OV-RNG</sub>              | Output OV Comparator<br>Threshold Detection<br>Range                     | (Note 15) High Range Scale, MFR_PWM_MODEn[1] = 0 <sub>b</sub> Low Range Scale, MFR_PWM_MODEn[1] = 1 <sub>b</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        | 1<br>0.5  |              | 4.0<br>2.7                         | V                  |
| V <sub>OU-STP</sub>              | Output OV and UV<br>Comparator Threshold<br>Programming LSB<br>Step Size | (Note 15) High Range Scale, MFR_PWM_MODEn[1] = 0 <sub>b</sub> Low Range Scale, MFR_PWM_MODEn[1] = 1 <sub>b</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |           | 22<br>11     |                                    | mV<br>mV           |
| V <sub>OV</sub> -ACC             | Output OV Comparator<br>Threshold Accuracy                               | $ \begin{array}{l} (\text{See Note 14}) \\ 2 V \leq V_{\text{VOSNS0}}^+ - V_{\text{VOSNS0}}^- \leq 4 V, \ \text{MFR\_PWM\_MODE0[1]} = 0_b \\ 1 V \leq V_{\text{VOSNS0}}^+ - V_{\text{VOSNS0}}^- \leq 2.7 V, \ \text{MFR\_PWM\_MODE0[1]} = 1_b \\ 0.5 V \leq V_{\text{VOSNS0}}^+ - V_{\text{VOSNS0}}^- < 1 V, \ \text{MFR\_PWM\_MODE0[1]} = 1_b \\ 2 V \leq V_{\text{VOSNS1}} - V_{\text{SGND}} \leq 4 V, \ \text{MFR\_PWM\_MODE1[1]} = 0_b \\ 1.5 V \leq V_{\text{VOSNS1}} - V_{\text{SGND}} \leq 2.7 V, \ \text{MFR\_PWM\_MODE1[1]} = 1_b \\ 0.5 V \leq V_{\text{VOSNS1}} - V_{\text{SGND}} < 1.5 V, \ \text{MFR\_PWM\_MODE1[1]} = 1_b \\ \end{array} $ | •      |           |              | ±2<br>±2<br>±20<br>±2<br>±2<br>±30 | %<br>mV<br>%<br>mV |

**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the specified internal operating temperature range (Note 2). Specified as each individual output channel (Note 4).  $T_A = 25^{\circ}C$ ,  $V_{IN} = 5V$ , RININ = 5V, FREQUENCY\_SWITCH = 1MHz, VOUT\_COMMANDn = 1V and VOUT\_UV\_FAULT\_RESPONSE $n = TON_MAX_FAULT_RESPONSE<math>n = 0x00$  unless otherwise noted. All other command codes configured per factory-default EEPROM settings unless otherwise noted. Tested per Circuit 1, unless otherwise noted.

| SYMBOL                              | PARAMETER                                                                                                | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MI       | N TYP                                                    | MAX                                | UNITS                   |
|-------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------|------------------------------------|-------------------------|
| V <sub>UV-RNG</sub>                 | Output UV Comparator<br>Threshold Detection<br>Range                                                     | (Note 15) High Range Scale, MFR_PWM_MODEn[1] = 0 <sub>b</sub> Low Range Scale, MFR_PWM_MODEn[1] = 1 <sub>b</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1<br>0.8 |                                                          | 3.6<br>2.7                         | V                       |
| V <sub>UV</sub> -ACC                | Output UV Comparator<br>Threshold Accuracy                                                               | $ \begin{array}{l} (\text{See Note 14}) \\ 2V \leq V_{VOSNS0}^+ - V_{VOSNS0}^- \leq 3.6V,  \text{MFR\_PWM\_MODE0[1]} = 0_b \\ 1V \leq V_{VOSNS0}^+ - V_{VOSNS0}^- \leq 2.7V,  \text{MFR\_PWM\_MODE0[1]} = 1_b \\ 0.5V \leq V_{VOSNS0}^+ - V_{VOSNS0}^- < 1V,  \text{MFR\_PWM\_MODE0[1]} = 1_b \\ 2V \leq V_{VOSNS1}^ V_{SGND}^- \leq 3.6V,  \text{MFR\_PWM\_MODE1[1]} = 0_b \\ 1.5V \leq V_{VOSNS1}^ V_{SGND}^- \leq 2.7V,  \text{MFR\_PWM\_MODE1[1]} = 1_b \\ 0.5V \leq V_{VOSNS1}^ V_{SGND}^- < 1.5V,  \text{MFR\_PWM\_MODE1[1]} = 1_b \\ \end{array} $ |          |                                                          | ±2<br>±2<br>±20<br>±2<br>±2<br>±30 | %<br>%<br>mV<br>%<br>mV |
| t <sub>PROP-OV</sub>                | Output OV Comparator<br>Response Times                                                                   | Overdrive to 10% Above Programmed Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |                                                          | 35                                 | μs                      |
| t <sub>PROP-UV</sub>                | Output UV Comparator<br>Response Times                                                                   | Underdrive to 10% Below Programmed Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                                                          | 50                                 | μs                      |
| SV <sub>IN</sub> OV/UV Anal         | og Input Voltage Supervi                                                                                 | isor Comparators (Threshold Detectors for VIN_ON and VIN_OFF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                                                          |                                    |                         |
| N <sub>SVIN-OV/</sub><br>UV-COMP    | SV <sub>IN</sub> OV/UV<br>Comparator<br>Threshold-<br>Programming<br>Resolution                          | (Note 15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | 8                                                        |                                    | Bits                    |
| SV <sub>IN-OU-RANGE</sub>           | SV <sub>IN</sub> OV/UV<br>Comparator<br>Threshold-<br>Programming Range                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4.5      | 5                                                        | 5.75                               | V                       |
| SV <sub>IN-OU-STP</sub>             | SV <sub>IN</sub> OV/UV<br>Comparator<br>Threshold-<br>Programming LSB<br>Step Size                       | (Note 15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | 82                                                       |                                    | mV                      |
| SV <sub>IN-OU-ACC</sub>             | SV <sub>IN</sub> OV/UV<br>Comparator Threshold<br>Accuracy                                               | $4.5V \le SV_{IN} \le 5.75V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •        |                                                          | ±225                               | mV                      |
| t <sub>PROP</sub> -SVIN-LOW-<br>VIN | SV <sub>IN</sub> OV/UV<br>Comparator<br>Response Time,<br>Low V <sub>IN</sub> Operating<br>Configuration | Test Circuit 1, and:  VIN_ON = 4.5V; SV <sub>IN</sub> Driven from 4.225V to 4.725V  VIN_OFF = 4.5V; SV <sub>IN</sub> Driven from 4.725V to 4.225V                                                                                                                                                                                                                                                                                                                                                                                                         |          |                                                          | 35<br>35                           | μs<br>μs                |
| Channels 0 and 1                    | l Output Voltage Readba                                                                                  | ck (READ_VOUT <i>n</i> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                          |                                    |                         |
| N <sub>VO-RB</sub>                  | Output Voltage<br>Readback Resolution<br>and LSB Step Size                                               | (Note 15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | 16<br>244                                                |                                    | Bits<br>µV              |
| V <sub>0-F/S</sub>                  | Output Voltage<br>Full-Scale Digitizable<br>Range                                                        | V <sub>RUNn</sub> = 0V (Notes 7, 15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          | 8                                                        |                                    | V                       |
| V <sub>O-RB-ACC</sub>               | Output Voltage<br>Readback Accuracy                                                                      | $\begin{array}{l} \text{Channel 0: } 1\text{V} \leq \text{V}_{\text{VOSNS0}}^+ - \text{V}_{\text{VOSNS0}}^- \leq 3.6\text{V} \\ \text{Channel 0: } 0.5\text{V} \leq \text{V}_{\text{VOSNS0}}^+ - \text{V}_{\text{VOSNS0}}^- < 1\text{V} \\ \text{Channel 1: } 1\text{V} \leq \text{V}_{\text{VOSNS1}}^ \text{V}_{\text{SGND}} \leq 3.6\text{V} \\ \text{Channel 1: } 0.5\text{V} \leq \text{V}_{\text{VOSNS1}}^ \text{V}_{\text{SGND}}^- < 1\text{V} \\ \end{array}$                                                                                      | '        | Vithin ±0.5°<br>Within ±5m<br>Vithin ±0.5°<br>Within ±5m | V of Read<br>% of Read             | ing<br>ling             |
| t <sub>CONVERT-VO-RB</sub>          | Output Voltage<br>Readback Update Rate                                                                   | MFR_ADC_CONTROL = 0x00 (Notes 9, 15) MFR_ADC_CONTROL = 0x0D (Notes 9, 15) MFR_ADC_CONTROL = 0x05 or 0x09 (Notes 9, 15)                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | 90<br>27<br>8                                            |                                    | ms<br>ms<br>ms          |

| MAX UNITS      |
|----------------|
|                |
| Bits<br>mV     |
| V              |
| Reading        |
| ms<br>ms       |
|                |
| Bits<br>mA     |
| A              |
| Reading        |
| A              |
| Bits<br>mA     |
| f Reading      |
| ms<br>ms<br>ms |
| ms             |
| Bits           |
| ±3 %           |
| ms             |
|                |

| SYMBOL                        | PARAMETER                                                                                                                  | CONDITIONS                                                                                     |     | MIN TYP                         | MAX      | UNITS                           |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|---------------------------------|----------|---------------------------------|
| Temperature Rea and READ_TEMP |                                                                                                                            | annel 1, and Controller (Respectively: READ_TEMPERATURE_1 <sub>0</sub> , READ_T                | ГЕМ | PERATURE_1 <sub>1</sub> ,       |          | <u> </u>                        |
| T <sub>RES-RB</sub>           | Temperature Readback<br>Resolution                                                                                         | Channel 0, Channel 1, and Controller (Note 15)                                                 |     | 0.0625                          |          | °C                              |
| T <sub>RB-CH-ACC(72mV)</sub>  | Channel Temperature<br>TUE, Switching Action<br>Off                                                                        | Channels 0 and 1, PWM Inactive, RUN $n = 0V$ ,<br>$\Delta V_{TSNS}na = 72mV$                   | •   | Within ±3°C of Reading          |          |                                 |
| T <sub>RB-CH-ACC(ON)</sub>    | Channel Temperature<br>TUE, Switching Action<br>On                                                                         | READ_TEMPERATURE_1 <sub>n</sub> , Channels 0 and 1,<br>PWM Active, RUN <i>n</i> = 5V (Note 12) |     | Within ±3°C                     | of Read  | ing                             |
| T <sub>RB-CTRL</sub> -ACC(ON) | Control IC Die<br>Temperature TUE,<br>Switching Action On                                                                  | READ_TEMPERATURE_2, PWM Active, RUN0 = RUN1 = 5V (Note 12)                                     |     | Within ±1°C o                   | f Readin | g, Typ                          |
| t <sub>CONVERT</sub> -TEMP-RB | Temperature Readback<br>Update Rate                                                                                        | MFR_ADC_CONTROL = 0x00 (Notes 9, 15)<br>MFR_ADC_CONTROL = 0x06 or 0x0A (Notes 9, 15)           |     | 90<br>8                         |          | ms<br>ms                        |
| V <sub>DD33</sub> Regulator   |                                                                                                                            |                                                                                                |     |                                 |          |                                 |
| V <sub>VDD33</sub>            | Internal V <sub>DD33</sub> Voltage                                                                                         |                                                                                                |     | 3.2 3.3                         | 3.4      | V                               |
| I <sub>LIM(VDD33)</sub>       | V <sub>DD33</sub> Current Limit                                                                                            | V <sub>DD33</sub> Electrically Short-Circuited to GND                                          |     | 70                              |          | mA                              |
| V <sub>VDD33_0V</sub>         | V <sub>DD33</sub> Overvoltage<br>Threshold                                                                                 | (Note 15)                                                                                      |     | 3.5                             |          | V                               |
| V <sub>VDD33_UV</sub>         | V <sub>DD33</sub> Undervoltage<br>Threshold                                                                                | (Note 15)                                                                                      |     | 3.1                             |          | V                               |
| V <sub>DD25</sub> Regulator   |                                                                                                                            |                                                                                                |     |                                 |          |                                 |
| V <sub>VDD25</sub>            | Internal V <sub>DD25</sub> Voltage                                                                                         |                                                                                                |     | 2.5                             |          | V                               |
| I <sub>LIM(VDD25)</sub>       | V <sub>DD25</sub> Current Limit                                                                                            | V <sub>DD25</sub> Electrically Short-Circuited to GND                                          |     | 50                              |          | mA                              |
| Oscillator and Ph             | ase-Locked Loop (PLL)                                                                                                      |                                                                                                |     |                                 |          |                                 |
| f <sub>OSC</sub>              | Oscillator Frequency<br>Accuracy                                                                                           | FREQUENCY_SWITCH = 1MHz (0x03E8)<br>500kHz ≤ FREQUENCY_SWITCH ≤ 1MHz (Note 15)                 | •   |                                 | ±5<br>±5 | %<br>%                          |
| f <sub>SYNC</sub>             | PLL SYNC Capture<br>Range                                                                                                  | (Note 16)                                                                                      | •   | 450                             | 1050     | kHz                             |
| V <sub>TH,SYNC</sub>          | SYNC Input Threshold                                                                                                       | V <sub>SYNC</sub> Rising (Note 15)<br>V <sub>SYNC</sub> Falling (Note 15)                      |     | 1.5<br>1                        |          | V<br>V                          |
| V <sub>OL,SYNC</sub>          | SYNC Low Output<br>Voltage                                                                                                 | I <sub>SYNC</sub> = 3mA                                                                        | •   | 0.3                             | 0.4      | V                               |
| I <sub>SYNC</sub>             | SYNC Leakage Current<br>in Frequency Slave<br>Mode                                                                         | $0V \le V_{SYNC} \le 3.6V$<br>MFR_CONFIG_ALL[4] = 1 <sub>b</sub>                               | •   |                                 | ±5       | μА                              |
| θ <sub>SYNC</sub> -θ0         | SYNC-to-Channel 0<br>Phase Relationship,<br>Lag from Falling Edge<br>of Sync to Rising Edge<br>of Top MOSFET (MT0)<br>Gate |                                                                                                |     | 0<br>60<br>90<br>120            |          | Deg<br>Deg<br>Deg<br>Deg        |
| θ <sub>SYNC</sub> -θ1         | SYNC-to-Channel 1<br>Phase Relationship,<br>Lag from Falling Edge<br>of Sync to Rising Edge<br>of Top MOSFET (MT1)<br>Gate |                                                                                                |     | 120<br>180<br>240<br>270<br>300 |          | Deg<br>Deg<br>Deg<br>Deg<br>Deg |
|                               | Gate                                                                                                                       | MFR_PWM_CONFIG[2:0] = 110 <sub>b</sub>                                                         |     | 300                             |          |                                 |

| SYMBOL                   | PARAMETER                                      | CONDITIONS                                                                                                                                                                                                        |   | MIN         | TYP              | MAX        | UNITS          |
|--------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|------------------|------------|----------------|
| EEPROM Charac            | teristics                                      |                                                                                                                                                                                                                   |   |             |                  |            |                |
| Endurance                | (Note 13)                                      | $0^{\circ}C \le T_{J} \le 85^{\circ}C$ During EEPROM Write Operations (Note 3)                                                                                                                                    | • | 10,000      |                  |            | Cycles         |
| Retention                | (Note 13)                                      | $T_J < T_{J(MAX)}$ , with Most Recent EEPROM Write Operation Having Occurred at $0^{\circ}C \le T_J \le 85^{\circ}C$ (Note 3)                                                                                     | • | 10          |                  |            | Years          |
| Mass_Write               | Mass Write Operation<br>Time                   | Execution of STORE_USER_ALL Command, $0^{\circ}C \le T_{J} \le 85^{\circ}C$ (ATE-Tested at $T_{J} = 25^{\circ}C$ ) (Notes 3, 13)                                                                                  |   |             | 440              | 4100       | ms             |
| Digital I/Os             |                                                |                                                                                                                                                                                                                   |   |             |                  |            |                |
| V <sub>IH</sub>          | Input High Threshold<br>Voltage                | SCL, SDA, RUN <i>n</i> , GPIO <i>n</i> (Note 15)<br>SHARE_CLK, WP (Note 15)                                                                                                                                       |   | 1.35<br>1.8 |                  |            | V              |
| V <sub>IL</sub>          | Input Low Threshold<br>Voltage                 | SCL, SDA, RUN <i>n</i> , GPIO <i>n</i> (Note 15)<br>SHARE_CLK, WP (Note 15)                                                                                                                                       |   |             |                  | 0.8<br>0.6 | V              |
| V <sub>HYST</sub>        | Input Hysteresis                               | SCL, SDA (Note 15)                                                                                                                                                                                                |   |             | 80               |            | mV             |
| V <sub>OL</sub>          | Output Low Voltage                             | SCL, SDA, $\overline{ALERT}$ , RUN $n$ , $\overline{GPIO}n$ , SHARE_CLK: $I_{SINK} = 3mA$                                                                                                                         | • |             | 0.3              | 0.4        | V              |
| I <sub>OL</sub>          | Input Leakage Current                          | SDA, SCL, $\overline{\text{ALERT}}$ , RUN $n$ : $\text{OV} \leq \text{V}_{\text{PIN}} \leq 5.5\text{V}$<br>$\overline{\text{GPIO}}n$ and SHARE_CLK: $\text{OV} \leq \text{V}_{\text{PIN}} \leq 3.6\text{V}$       | • |             |                  | ±5<br>±2   | μA<br>μA       |
| t <sub>FILTER</sub>      | Input Digital Filtering                        | RUN <i>n</i> (Note 15)<br>GPIO <i>n</i> (Note 15)                                                                                                                                                                 |   |             | 10<br>3          |            | μs<br>μs       |
| C <sub>PIN</sub>         | Input Capacitance                              | SCL, SDA, RUN <i>n</i> , GPIO <i>n</i> , SHARE_CLK, WP (Note 15)                                                                                                                                                  |   |             |                  | 10         | pF             |
| PMBus Interface          | Timing Characteristics                         |                                                                                                                                                                                                                   |   |             |                  |            |                |
| f <sub>SMB</sub>         | Serial Bus Operating Frequency                 | (Note 15)                                                                                                                                                                                                         |   | 10          |                  | 400        | kHz            |
| t <sub>BUF</sub>         | Bus Free Time<br>Between Stop and<br>Start     | (Note 15)                                                                                                                                                                                                         |   | 1.3         |                  |            | μѕ             |
| t <sub>HD,STA</sub>      | Hold Time After<br>Repeated Start<br>Condition | Time Period After Which First Clock Is Generated (Note 15)                                                                                                                                                        |   | 0.6         |                  |            | μs             |
| t <sub>SU,STA</sub>      | Repeated Start<br>Condition Setup Time         | (Note 15)                                                                                                                                                                                                         |   | 0.6         |                  |            | μs             |
| t <sub>SU,STO</sub>      | Stop Condition Setup<br>Time                   | (Note 15)                                                                                                                                                                                                         |   | 0.6         |                  |            | μs             |
| t <sub>HD,DAT</sub>      | Data Hold Time                                 | Receiving Data (Note 15)<br>Transmitting Data (Note 15)                                                                                                                                                           |   | 0<br>0.3    |                  | 0.9        | μs<br>μs       |
| t <sub>SU,DAT</sub>      | Data Setup Time                                | Receiving Data (Note 15)                                                                                                                                                                                          |   | 0.1         |                  |            | μs             |
| t <sub>TIMEOUT_SMB</sub> | Stuck PMBus Timer<br>Timeout                   | Measured from the Last PMBus Start Event:  Block Reads, MFR_CONFIG_ALL[3] = 0 <sub>b</sub> (Note 15)  Non-Block Reads, MFR_CONFIG_ALL[3] = 0 <sub>b</sub> (Note 15)  MFR_CONFIG_ALL[3] = 1 <sub>b</sub> (Note 15) |   |             | 150<br>32<br>250 |            | ms<br>ms<br>ms |
| t <sub>LOW</sub>         | Serial Clock Low<br>Period                     | (Note 15)                                                                                                                                                                                                         |   | 1.3         |                  | 10000      | μs             |
| t <sub>HIGH</sub>        | Serial Clock High<br>Period                    | (Note 15)                                                                                                                                                                                                         |   | 0.6         |                  |            | μs             |

# **ELECTRICAL CHARACTERISTICS**

**Note 1:** Stresses beyond those listing under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating conditions for extended periods may affect device reliability and lifetime.

Note 2: The LTM4686B is tested under pulsed-load conditions such that  $T_J \approx T_A.$  The LTM4686BE is guaranteed to meet performance specifications over the 0°C to 125°C internal operating temperature range. Specifications over the –40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4686BI is guaranteed to meet specifications over the full –40°C to 125°C internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

Note 3: The LTM4686B's EEPROM temperature range for valid write commands is 0°C to 85°C. To achieve guaranteed EEPROM data retention, execution of the "STORE\_USER\_ALL" command—i.e., uploading RAM contents to NVM—outside this temperature range is not recommended. However, as long as the LTM4686B's EEPROM temperature is less than 130°C, the LTM4686B will obey the STORE\_USER\_ALL command. Only when EEPROM temperature exceeds 130°C, the LTM4686B will not act on any STORE\_USER\_ALL transactions: instead, the LTM4686B NACKs the serial command and asserts its relevant CML (communications, memory, logic) fault bits. EEPROM temperature can be queried prior to commanding STORE\_USER\_ALL; see the Applications Information section.

**Note 4:** The two power inputs— $V_{IN0}$  and  $V_{IN1}$ —and their respective power outputs— $V_{OUT0}$  and  $V_{OUT1}$ —are tested independently in production. A shorthand notation is used in this document that allows these parameters to be referred to by " $V_{INn}$ " and " $V_{OUTn}$ ", where n is permitted to take on a value of 0 or 1. This italicized "n" notation and convention is extended to encompass all such pin names, as well as register names with channel-specific, i.e., paged data. For example,  $V_{OUT}$ \_COMMAND n refers to the  $V_{OUT}$ \_COMMAND command code data located in Pages 0 and 1, which in turn relate to Channels 0 ( $V_{OUT0}$ ) and Channel 1 ( $V_{OUT1}$ ). Registers containing non-page-specific data, i.e., whose data is "global" to the module or applies to both of the module's Channels lack the italicized "n", e.g., FREQUENCY SWITCH.

**Note 5:**  $V_{OUTn(DC)}$  and line and load regulation tests are performed in production with digital servo disengaged (MFR\_PWM\_MODE $n[6] = 0_b$ ) and low  $V_{OUTn}$  range selected (MFR\_PWM\_MODEn[1]) =  $1_b$ . The digital servo control loop is exercised in production (setting MFR\_PWM\_MODE $n[6] = 1_b$ ), but convergence of the output voltage to its final settling value is not necessarily observed in final test—due to potentially long time constants involved—and is instead guaranteed by the output voltage readback accuracy specification. Evaluation in application demonstrates capability; see the Typical Performance Characteristics section.

**Note 6:** See output current derating curves for different  $V_{IN}$ ,  $V_{OUT}$ , and  $T_A$ , located in the Applications Information section.

**Note 7:** Even though  $V_{OUT0}$  and  $V_{OUT1}$  are specified for 6V absolute maximum, the maximum recommended regulation-command voltage is: 3.6V for a high- $V_{OUT}$  range setting of MFR\_PWM\_MODE  $n[1] = 0_b$ ; 2.5V for a low- $V_{OUT}$  range setting of MFR\_PWM\_MODE  $n[1] = 1_b$ .

Note 8: Minimum on-time is tested at wafer sort.

**Note 9:** Data conversion is performed in round-robin (cyclic) fashion. All telemetry signals are continuously digitized, and reported data is based on measurements not older than 90ms, typical. Some telemetry parameters can be digitized at a faster update rate by configuring MFR ADC CONTROL.

**Note 10:** The following telemetry parameters are formatted in PMBusdefined "Linear Data Format", in which each register contains a word comprised of 5 most significant bits—representing a signed exponent, to be raised to the power of 2—and 11 least significant bits—representing a signed mantissa: input voltage (on  $SV_{IN}$ ), accessed via the READ\_VIN command code; output currents ( $I_{OUT}n$ ), accessed via the READ\_IOUTn command codes; module input current ( $I_{VIN0} + I_{VIN1} + I_{SVIN}$ ), accessed via the READ\_IIN command code; channel input currents ( $I_{VIN} + 1/2 \cdot I_{SVIN}$ ), accessed via the MFR\_READ\_IINn command codes; and duty cycles of channel 0 and channel 1 switching power stages, accessed via the READ\_DUTY\_CYCLEn command codes. This data format limits the resolution of telemetry readback data to 10 bits even though the internal ADC is 16 bits and the LTM4686B's internal calculations use 32-bit words.

**Note 11:** The absolute maximum rating for the  $SV_{IN}$  pin is 6V. Input voltage telemetry (READ\_VIN) is obtained by digitizing a voltage scaled down from the  $SV_{IN}$  pin.

**Note 12:** These typical parameters are based on bench measurements and are not production tested.

**Note 13:** EEPROM endurance and retention are guaranteed by wafer-level testing for data retention. The minimum retention specification applies for devices whose EEPROM has been cycled less than the minimum endurance specification, and whose EEPROM data was written to at  $0^{\circ}\text{C} \leq T_J \leq 85^{\circ}\text{C}$ . Downloading NVM contents to RAM by executing the RESTORE\_USER\_ALL or MFR\_RESET commands is valid over the entire operating temperature range and does not influence EEPROM characteristics.

**Note 14:** Channel 0 OV/UV comparator threshold accuracy for MFR\_PWM\_MODE0[1] =  $1_b$  tested in ATE at  $V_{VOSNS0}^+ - V_{VOSNS0}^- = 0.5V$  and 2.7V. Channel 0's 1V test corner condition is tested at IC-level, only. Channel 1 OV/UV comparator threshold accuracy for MFR\_PWM\_MODE1[1] =  $1_b$  tested in ATE with  $V_{VOSNS1}$  to  $V_{SGND} = 0.5V$  and 2.7V. Channel 1's 1.5V test corner condition is tested at IC-level, only.

Note 15: Tested at IC-level ATE.

**Note 16:** PLL SYNC capture range tested with FREQUENCY\_SWITCH set to frequency slave mode (0x0000), with MFR\_CONFIG\_ALL[4] =  $1_b$ , and with SYNC driven by external clock. Low end of SYNC capture range (450kHz) verified at  $V_{INn} = 2.375V$  and  $V_{OUTn} = 0.5V$ . High end of SYNC capture range (1.05MHz) verified at  $V_{IN} = 5V$  and  $V_{OUTn} = 3.3V$ .

# TYPICAL PERFORMANCE CHARACTERISTICS

per Table 7, unless otherwise noted.

 $T_A = 25$ °C,  $5V_{IN}$  to  $1V_{OUT}$ , switching frequency set



# TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C,  $5V_{IN}$  to  $1V_{OUT}$ , switching frequency set

per Table 7, unless otherwise noted.

Single Phase Single Output Short-Circuit Protection at No Load



Single Phase Single Output Short-Circuit Protection at Full Load



READ\_VOUT*n* (Output Voltage Readback) Error vs V<sub>OUT</sub>n



READ\_IOUT*n* (Output Current Readback) Error vs I<sub>OUT</sub>



READ\_TEMPERATURE\_2 (Control IC Temperature Error) vs Junction Temperature



READ\_VIN (Input Voltage Readback Telemetry) Error vs SV<sub>IN</sub>



MFR\_READ\_IIN*n* (Input Current Readback) Error vs (I<sub>VIN*n*</sub> + I<sub>SVIN</sub>)



# TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C,  $5V_{IN}$  to  $1V_{OUT}$ , switching frequency set

per Table 7, unless otherwise noted.



READ IOUT of 25 LTM4686Bs (DC3089) 5V<sub>IN</sub>, 1V<sub>OUT</sub>



 $T_J = 25$ °C,  $I_{OUTn} = 10$ A,

SYSTEM HAVING REACHED

THERMALLY STEADY-STATE

CONDITION, NO AIRFLOW

 $T_J = 125$ °C,  $I_{OUTn} = 10$ A, SYSTEM HAVING REACHED CONDITION, NO AIRFLOW

NUMBER OF CHANNELS

READ IOUT of 25 LTM4686Bs (DC3089) 5V<sub>IN</sub>, 1V<sub>OUT</sub> 15 12



THERMALLY STEADY-STATE

# PIN FUNCTIONS

THERMALLY STEADY-STATE

CONDITION, NO AIRFLOW



PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG uModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY.

Voltage.

GND (A2-A8, B2-B7, C2, C4-C8, D2, D5, E1, E9, F1, F8, G1, G8-G9, H1, H8-H9, J2, J8, K2, K5-K8, L2-L7, M2-**M8):** Power Ground of the LTM4686B. Power return for  $V_{OUTO}$  and  $V_{OUT1}$ .

V<sub>IND</sub> (A9, B9, C9, D9): Positive Power Input to Channel O Switching Stage. Provide sufficient decoupling capacitance in the form of multilayer ceramic capacitors (MLCCs) and low ESR electrolytic (or equivalent) to handle reflected input current ripple from the step-down switching stage. MLCCs should be placed as close to the LTM4686B as physically possible. See Layout Recommendations in the Applications Information section.

SWO (B8): Switching Node of Channel O Step-Down Converter Stage. Used for test purposes or EMI-snubbing. May be routed a short distance to a local test point to monitor switching action of Channel O, if desired, but do not route near any sensitive signals; otherwise, leave electrically isolated (open).

TSNSO (C3 and D3): Temperature Sensor Node for Channel O. Pads C3 and D3 are connected to each other internal to the module. It is permissible to leave these pads electrically open circuit and to only solder these pins to mounting pads on the PC board for mechanical integrity purposes. However, it is acceptable to electrically connect C3 to D3 on the PC board.

**SDA (D4):** Serial Bus Data Open-Drain Input and Output. A pull-up resistor to 3.3V is required in the application.

COMPOb, COMP1b (D6 and J6, Respectively): Internal Loop Compensation Networks for Channels 0 and 1, Respectively. For the vast majority of applications, the internal, default loop compensation of the LTM4686B is suitable to apply "as is", and yields very satisfactory results: apply the default loop compensation to the control loops of Channels 0 and 1 by simply connecting COMP0a to COMP0b and COMP1a to COMP1b, respectively. In contrast, when more specialized applications require a personal touch the optimization of control loop response,

this can be easily accomplished by connecting (an) R-C network(s) from COMP0a and/or COMP1a—terminated to SGND—and leaving COMP0b and/or COMP1b open, as desired.

 $m V_{OSNS0}^+$  (D7): Channel O Positive Differential Voltage Sense Input. Together,  $\rm V_{OSNS0}^+$  and  $\rm V_{OSNS0}^-$  serve to kelvin-sense the  $\rm V_{OUT0}$  output voltage at  $\rm V_{OUT0}$ 's point of load (POL) and provide the differential feedback signal directly to Channel O's control loop and voltage supervisor circuits.  $\rm V_{OUT0}$  can regulate up to 3.6V output. Command  $\rm V_{OUT0}$ 's target regulation voltage by serial bus. Its initial command value at  $\rm SV_{IN}$  power-up is dictated by NVM (nonvolatile memory) contents (factory default: 1.200V)—or, optionally, may be set by configuration resistors; see  $\rm V_{OUT0CFG}$ ,  $\rm V_{TRIMOCFG}$  and the Applications Information section.

 $V_{ORBO}^+$  (D8): Channel 0 Positive Readback Pin. Shorted to  $V_{OSNSO}^+$  internal to the LTM4686B. If desired, place a test point on this node and measure its impedance to  $V_{OUTO}$  on one's hardware (e.g., motherboard, during in circuit test (ICT) post-assembly process) to provide a means of verifying the integrity of the feedback signal connection between  $V_{OSNSO}^+$  and  $V_{OUTO}$ .

GPIOO, GPIO1 (E2 and F2, Respectively): Digital, Programmable General Purpose Inputs and Outputs. Open-drain outputs and/or high impedance inputs. The LTM4686B's factory-default NVM settings MFR GPIO PROPAGATEn—0x7993—and for MFR\_GPIO\_RESPONSE*n*—0x00—configure the GPIO*n* pins to behave as conventional "power good" (PGOOD) outputs for their respective channels. If PGOOD needs to be valid in the interval between the application of  $SV_{IN}$  and NVM-to-RAM download completion (~32ms after SV<sub>IN</sub> is applied): connect Schottky diodes between  $\overline{\mathsf{GPIO}}n$  and RUN*n*, per Figure 1. In parallel applications, do not connect GPIOO to GPIO1 unless MFR\_GPIO\_RESPONSE n and MFR GPIO PROPAGATEn are set accordingly. Pull-up resistors from  $\overline{\text{GPIO}}n$  to 3.3V are required for proper operation. See the Applications Information section for details. **ALERT** (E3): Open-Drain Digital Output. A pull-up resistor to 3.3V is required in the application only if SMBALERT interrupt detection is implemented in one's SMBus system.

**SCL (E4):** Serial Bus Clock Open-Drain Input (Can Be an Input and Output, if Clock Stretching is Enabled). A pull-up resistor to 3.3V is required in the application for digital communication to the SMBus master(s) that nominally drive this clock. The LTM4686B will never encounter scenarios where it would need to engage clock stretching unless SCL communication speeds exceed 100kHz—and even then, LTM4686B will not clock stretch unless clock stretching is enabled by means of setting MFR\_CONFIG\_ALL[1] =  $1_b$ . The factory-default NVM configuration setting has MFR\_CONFIG\_ALL[1] =  $0_b$ : clock stretching disabled. If communication on the bus at clock speeds above 100kHz is required, the user's SMBus master(s) need to implement clock stretching support to assure solid serial bus communications, and only then should MFR\_CONFIG\_ALL[1] be set to 1<sub>b</sub>. When clock stretching is enabled. SCL becomes a bidirectional, opendrain output pin on LTM4686B.

**SYNC (E5):** PWM Clock Synchronization Input and Open-Drain Output Pin. The setting of the FREQUENCY\_SWITCH command dictates whether the LTM4686B is a "sync master" or "sync slave" module. When the LTM4686B is a sync master, FREQUENCY\_SWITCH contains the commanded switching frequency of Channels 0 and 1—in PMBus linear data format—and it drives its SYNC pin low for 500ns at a time, at this commanded rate. In contrast, a sync slave uses MFR\_CONFIG\_ALL[4] = 1<sub>h</sub> and does not pull its SYNC pin low. The LTM4686B's PLL synchronizes the LTM4686B's PWM clock to the waveform present on the SYNC pin—and therefore, a resistor pull-up to 3.3V is required in the application, regardless of whether the LTM4686B is a sync master or slave. EXCEPTION: driving the SYNC pin with an external clock is permissible; see the Applications Information section for details.

**COMP0a, COMP1a (E6 and H6, Respectively):** Current Control Threshold and Error Amplifier Compensation Nodes for Channels 0 and 1, Respectively. The trip threshold of each channel's current comparator increases with a respective rise in COMP na voltage. Small filter capacitors (22pF) internal to the LTM4686B on these COMP pins

(terminated to SGND) introduce high frequency roll off of the error-amplifier response, yielding good noise rejection in the control loop. See COMP0b/COMP1b.

**V**<sub>OSNS0</sub><sup>-</sup> **(E7):** Channel 0 Negative Differential Voltage Sense Input. See V<sub>OSNS0</sub><sup>+</sup>.

 $V_{ORBO}^-$  (E8): Channel 0 Negative Readback Pin. Shorted to  $V_{OSNSO}^-$  internal to the LTM4686B. If desired, place a test point on this node and measure its impedance to GND on one's hardware (e.g., motherboard, during ICT post-assembly process) to provide a means of verifying the integrity of the feedback signal connection between  $V_{OSNSO}^-$  and GND ( $V_{OUTO}$  power return).

**RUNO**, **RUN1** (**F3 and F4**, **Respectively**): Enable Run Input for Channels 0 and 1, Respectively. Open-drain input and output. Logic high on these pins enables the respective outputs of the LTM4686B. These open-drain output pins hold the pin low until the LTM4686B is out of reset and SV<sub>IN</sub> is detected to exceed VIN\_ON. A pull-up resistor to 3.3V is required in the application. Do not pull RUN logic high with a low impedance source.

**SGND** (**F5–F6**, **G5–G6**): Channel 1 Negative Voltage Sense Input. See V<sub>OSNS1</sub>. Additionally, SGND is the signal ground return path of the LTM4686B. If desired, one may place a test point on one of the four SGND pins and measure its impedance to GND on one's hardware (e.g., motherboard, during ICT post-assembly process) to provide a means of verifying the integrity of the feedback signal connection between the other three SGND pins and GND (V<sub>OUT1</sub> power return). SGND is not electrically connected to GND internal to the LTM4686B. Connect SGND to GND local to the LTM4686B.

**INTV<sub>CC</sub> (F7, G7):** Control Circuit and MOSFET Driver Bias Pin. Always connect to SV<sub>IN</sub>. No external decoupling is required.

**SV**<sub>IN</sub> **(F9):** Input Supply for LTM4686B's Internal Control IC. In most applications, SV<sub>IN</sub> connects to V<sub>INO</sub> and/or V<sub>IN1</sub>, in which case no external decoupling beyond that already allocated for V<sub>INO</sub>/V<sub>IN1</sub> is required. If SV<sub>IN</sub> is operated from an auxiliary supply separate from V<sub>INO</sub>/V<sub>IN1</sub>, decouple this pin to GND with a capacitor (0.1 $\mu$ F to 1 $\mu$ F).

**ASEL (G2):** Serial Bus Address Configuration Pin. On any given I<sup>2</sup>C/SMBus serial bus segment, every device must have its own unique slave address. If this pin is

left open, the LTM4686B powers up to a slave address set by MFR\_ADDRESS[6:0] (see Table 5). The factory-default setting is 0x4F (hexadecimal), i.e., 1001111<sub>b</sub> (industry standard convention is used throughout this document: 7-bit slave addressing). The lower four bits of the LTM4686B's slave address can be altered from the NVM-set value by connecting a resistor from this pin to SGND. Minimize capacitance—especially when the pin is left open—to assure accurate detection of the pin state.

 $V_{OUTOCFG}$  (G3): Output Voltage Select Pin for  $V_{OUTO}$ , Coarse Setting. If the VOLITOCEG and VTRIMOCEG pins are both left open—or, if the LTM4686B is configured to ignore pinstrap (R<sub>CONFIG</sub>) resistors, i.e., MFR\_CONFIG\_ALL[6] = 1<sub>b</sub>—then the LTM4686B's target V<sub>OUTO</sub> output voltage setting (VOUT COMMANDO) and associated power-good and OV/UV warning and fault thresholds are dictated at SV<sub>IN</sub> power-up according to the LTM4686B's NVM contents. A resistor\* connected from this pin to SGND—in combination with resistor pin settings on V<sub>TRIMOCFG</sub>, and using the factory-default NVM setting of MFR\_CONFIG\_ALL[6] = 0<sub>h</sub>—can be used to configure the LTM4686B's Channel 0 output to power-up to a VOUT COMMAND value (and associated output voltage monitoring and protection/faultdetection thresholds) different from those of NVM contents. (See the Applications Information section.) Connecting resistor(s) from V<sub>OUTOCFG</sub> to SGND and/or V<sub>TRIMOCFG</sub> to SGND in this manner allows a convenient way to configure multiple LTM4686Bs with identical NVM contents for different output voltage settings—all without GUI intervention or the need to "custom-pre-program" module NVM contents. Minimize capacitance—especially when the pin is left open—to assure accurate detection of the pin state. Note that use of R<sub>CONFIGS</sub>\* on V<sub>OUTOCFG</sub>/V<sub>TRIMOCFG</sub> can affect the  $V_{OUTO}$  range setting (MFR\_PWM\_MODE0[1]) and loop gain.

**V<sub>OUT1CFG</sub>** (**G4**): Output Voltage Select Pin for  $V_{OUT1}$ , Coarse Setting. If the  $V_{OUT1CFG}$  and  $V_{TRIM1CFG}$  pins are both left open—or, if the LTM4686B is configured to ignore pin-strap ( $R_{CONFIG}$ ) resistors, i.e., MFR\_CONFIG\_ ALL[6] =  $1_b$ —then the LTM4686B's target  $V_{OUT1}$  output voltage setting (VOUT\_COMMAND1) and associated OV/

<sup>\*</sup>In applications where V<sub>OUTO</sub> and V<sub>OUT1</sub> are paralleled, the respective V<sub>OUT/nCFG</sub> and V<sub>TRIM/nCFG</sub> pin-pairs can be electrically connected together; common RCONFIG resistors can be applied, whose values are half of what is prescribed in Table 2 and Table 3. See Figure 35, for example.

UV warning and fault thresholds are dictated at  $SV_{IN}$  power-up according to the LTM4686B's NVM contents, in precisely the same fashion that the  $V_{OUT0CFG}$  and  $V_{TRIM0CFG}$  pins affect the respective settings of  $V_{OUT0}$ /Channel 0. (See  $V_{OUT0CFG}$ ,  $V_{TRIM0CFG}$  and the Applications Information section.) Minimize capacitance—especially when the pin is left open—to assure accurate detection of the pin state. Note that use of  $R_{CONFIGS}^*$  on  $V_{OUT1CFG}$ / $V_{TRIM1CFG}$  can affect the  $V_{OUT1}$  range setting (MFR\_PWM\_MODE1[1]) and loop gain.

**F**swPHCFG (H2): Switching Frequency, Channel Phase-Interleaving Angle and Phase Relationship to SYNC Configuration Pin. If this pin is left open—or, if the LTM4686B is configured to ignore pin-strap (R<sub>CONFIG</sub>) resistors, i.e., MFR\_CONFIG\_ALL[6] = 1<sub>b</sub>—then the LTM4686B's switching frequency (FREQUENCY SWITCH) and channel phase relationships (with respect to the SYNC clock; MFR\_PWM\_CONFIG[2:0]) are dictated at SV<sub>IN</sub> power-up according to the LTM4686B's NVM contents. Default factory values are: 1MHz operation; Channel 0 at 0°; and Channel 1 at 180° (convention throughout this document: a phase angle of 0° means the channel's switch node rises coincident with the falling edge of the SYNC pulse). Connecting a resistor from this pin to SGND (and using the factory-default NVM setting of MFR\_CONFIG\_ALL[6] =  $0_h$ ) allows a convenient way to configure multiple LTM4686Bs with identical NVM contents for different switching frequencies of operation and phase interleaving angle settings of intra- and extra-module-paralleled channels—all, without GUI intervention or the need to "custom pre-program" module NVM contents. (See the Applications Information section.) Minimize capacitance—especially when the pin is left open—to assure accurate detection of the pin state.

 $m V_{TRIMOCFG}$  (H3): Output Voltage Select Pin for  $V_{OUTO}$ , Fine Setting. Works in combination with  $V_{OUTOCFG}$  to affect the VOUT\_COMMAND (and associated output voltage monitoring and protection/fault-detection thresholds) of Channel 0, at  $SV_{IN}$  power-up. (See  $V_{OUTOCFG}$  and the Applications Information section.) Minimize

capacitance—especially when the pin is left open—to assure accurate detection of the pin state. Note that use of  $R_{CONFIGs}^*$  on  $V_{OUTOCFG}/V_{TRIMOCFG}$  can affect the  $V_{OUTO}$  range setting (MFR\_PWM\_MODEO[1]) and loop gain.

VTRIM1CFG (H4): Output Voltage Select Pin for V<sub>OUT1</sub>, Fine Setting. Works in combination with V<sub>OUT1CFG</sub> to affect the VOUT\_COMMAND (and associated output voltage monitoring and protection/fault-detection thresholds) of Channel 1, at SV<sub>IN</sub> power-up. (See V<sub>OUT1CFG</sub> and the Applications Information section.) Minimize capacitance—especially when the pin is left open—to assure accurate detection of the pin state. Note that use of R<sub>CONFIGs</sub>\* on V<sub>OUT1CFG</sub>/V<sub>TRIM1CFG</sub> can affect the V<sub>OUT1</sub> range setting (MFR\_PWM\_MODE1[1]) and loop gain.

**SHARE\_CLK (H5):** Share Clock, Bidirectional Open-Drain Clock Sharing Pin. Nominally 100kHz. Used for synchronizing the time base between multiple LTM4686Bs (and any other Analog Devices, Inc. devices with a SHARE\_CLK pin)—to realize well-defined rail sequencing and rail tracking. Tie the SHARE\_CLK pins of all such devices together; all devices with a SHARE\_CLK pin will synchronize to the fastest clock. A pull-up resistor to 3.3V is required when synchronizing the time base between multiple devices. If synchronizing the time base between multiple devices is not needed and MFR\_CHAN\_CONFIG $n[2] = 0_b$ , only then is a pull-up resistor not required.

 $V_{OSNS1}$  (H7): Channel 1 Positive Voltage Sense Input. Connect  $V_{OSNS1}$  to  $V_{OUT1}$  at the POL. This provides the feedback signal for Channel 1's control loop and voltage supervisor circuits.  $V_{OUT1}$  can regulate up to 3.6V output. Command  $V_{OUT1}$ 's target regulation voltage by serial bus. Its initial command value at  $SV_{IN}$  power-up is dictated by NVM (nonvolatile memory) contents (factory default: 1.200V)—or, optionally, may be set by configuration resistors; see  $V_{OUT1CFG}$ ,  $V_{TRIM1CFG}$  and the Applications Information section.

V<sub>OUT1</sub> (J1, K1, L1, M1): Channel 1 Output Voltage.

TSNS1a, TSNS1b (J3 and K3, Respectively): Channel 1 Temperature Excitation/Measurement and Thermal Sensor Pins, Respectively. In most applications, connect TSNS1a to TSNS1b. This allows the LTM4686B to monitor the Power Stage Temperature of Channel 1. See the Applications Information section for information on how to use TSNS1a to monitor a temperature sensor external to the module, e.g., a PN junction on the die of a microprocessor.

**V**<sub>DD25</sub> (**J4**): Internally Generated 2.5V Power Supply Output Pin. Do not load this pin with external current; it is used strictly to bias internal logic and provides current for the internal pull-up resistors connected to the configuration-programming pins. No external decoupling is required.

**V**<sub>DD33</sub> **(J5)**: Internally Generated 3.3V Power Supply Output Pin. This pin should only be used to provide external current for the pull-up resistors required for GPIO*n*, SHARE\_CLK, and SYNC, and may be used to provide external current for pull-up resistors on RUN*n*, SDA, SCL and ALERT. No external decoupling is required.

 $V_{ORB1}$  (J7): Channel 1 Positive Readback Pin. Shorted to  $V_{OSNS1}$  internal to the LTM4686B. At one's option, place a test point on this node and measure its impedance to

 $V_{OUT1}$  on one's hardware (e.g., motherboard, during ICT post-assembly process) to provide a means of verifying the integrity of the feedback signal connection between  $V_{OUT1}$  and  $V_{OSNS1}$ .

**V<sub>IN1</sub>** (J9, K9, L9, M9): Positive Power Input to Channel 1 Switching Stage. Provide sufficient decoupling capacitance in the form of MLCCs and low ESR electrolytic (or equivalent) to handle reflected input current ripple from the step-down switching stage. MLCCs should be placed as close to the LTM4686B as physically possible. See Layout Recommendations in the Applications Information section.

WP (K4): Write Protect Pin, Active High. An internal  $10\mu A$  current source pulls this pin to  $V_{DD33}$ . If WP is open circuit or logic high, only I<sup>2</sup>C writes to PAGE, OPERATION, CLEAR\_FAULTS, MFR\_CLEAR\_PEAKS and MFR\_EE\_UNLOCK are supported. Additionally, individual faults can be cleared by writing  $1_b$ 's to bits of interest in registers prefixed with "STATUS". If WP is low, I<sup>2</sup>C writes are unrestricted.

**SW1 (L8):** Switching Node of Channel 1 Step-Down Converter Stage. Used for test purposes or EMI-snubbing. May be routed a short distance to a local test point to monitor switching action of Channel 1, if desired, but do not route near any sensitive signals; otherwise, leave open.

# SIMPLIFIED BLOCK DIAGRAM



# **DECOUPLING REQUIREMENTS** $T_A = 25^{\circ}C$ . Using the Simplified Block Diagram configuration.

| SYMBOL                     | PARAMETER                                                                                                                                                                      | CONDITIONS                                                                                   | MIN | TYP        | MAX | UNITS    |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|------------|-----|----------|
| C <sub>INH</sub>           |                                                                                                                                                                                | I <sub>OUT0</sub> = 14A, 22μF ×2, or 10μF ×3<br>I <sub>OUT1</sub> = 14A, 22μF ×2, or 10μF ×3 | 30  | 44         |     | μF       |
| C <sub>OUT<i>n</i>HF</sub> | External High Frequency Output Capacitor Requirement $(4.5 \text{V} \leq \text{V}_{\text{IN}} \leq 5.75 \text{V}, \text{V}_{\text{OUT}n} \text{Commanded to } 1.000 \text{V})$ | I <sub>OUT0</sub> = 14A<br>I <sub>OUT1</sub> = 14A                                           |     | 400<br>400 |     | μF<br>μF |

# **FUNCTIONAL DIAGRAM**



# **TEST CIRCUITS**

Test Circuit 1. LTM4686B ATE Single-Input-Supply Configuration,  $4.5V \le V_{IN} \le 5.75V$ 



Test Circuit 2. LTM4686B ATE Multi-Input-Supply Configuration, 2.375V  $\leq$   $V_{IN} \leq$  5.75V



#### POWER MODULE INTRODUCTION

The LTM4686B is a highly configurable dual 14A (17A peak) output standalone nonisolated switching mode stepdown DC/DC power supply with built-in EEPROM NVM (nonvolatile memory) with ECC and I<sup>2</sup>C-based PMBus/ SMBus 2-wire serial communication interface capable of 400kHz SCL bus speed. Two output voltages can be regulated (V<sub>OUT0</sub>, V<sub>OUT1</sub>—collectively, V<sub>OUTn</sub>) with a few external input and output capacitors and pull-up resistors. Readback telemetry data of average input and output voltages and currents, Channel PWM duty cycles, and module temperatures are continually digitized cyclically by an integrated 16-bit ADC (analog-to-digital converter). Many fault thresholds and responses are customizable. Data can be autonomously saved to EEPROM when a fault occurs. and the resulting fault log can be retrieved over I<sup>2</sup>C at a later time, for analysis.

The LTM4686B provides precisely regulated output voltages between 0.5VDC to 3.6VDC (±0.5% above 1VDC, ±5mV below 1VDC). The target output voltage can be set according to pin-strapping resistors (V<sub>OUT,nCFG</sub> and V<sub>TRIM*n*CFG</sub> pins), NVM/register settings, and altered on the fly via the I<sup>2</sup>C interface. The output voltage can be modified by the user at any time with a write to PMBus VOUT COMMAND. Executing this command has a typical latency less than 10ms. Writes to PMBus OPERATION have a typical latency less than 1ms. The NVM factorydefault switching frequency is 1MHz and the phaseinterleaving angle between its two channels is 180°. Channel switching frequency, phase angle, and phase relationship with respect to the falling edge of the SYNC pin waveform can be configured according to a pin-strap resistor (F<sub>SWPHCFG</sub> pin) and NVM/register settings though, not on the fly during regulation. The 7-bit  $I^2C$ slave address of the module defaults to the value retrieved from MFR ADDRESS[6:0] at power-up (factory default: 0x4F), but the least significant four bits of the address are set by resistor pin-strapping the ASEL pin. Bits[6:4] of MFR ADDRESS can be written and stored to EEPROM. Between the ASEL resistor pin-strap and user-configurable MFR ADDRESS[6:4], the LTM4686B can take on any 7-bit slave address desired. With the exception of the ASEL pin, the module can be configured to ignore all pin-strap resistors, if desired (see MFR CONFIG ALL[6]).

Table 1 provides a summary of LTM4686B's supported PMBus commands. For details on the supported commands, payloads and data formats see Appendix C: PMBus Command Details.

For introductory information about the PMBus Specification, see Appendix A: Similarity Between PMBus, SMBus and I<sup>2</sup>C 2-Wire Interface. For information about the data communication link layer and timing diagrams, see Appendix B: PMBus Serial Digital Interface.

Major features of the LTM4686B strictly from a DC/DC converter power delivery point of view are as follows:

- Up to 14A (17A peak) Output Current Delivery from Each of Two Integrated Power Stages (See Front Page Figure)—or Up to 28A (34A peak) Output, Combined (See Figure 29 and Figure 35).
- DC/DC Step-Down Conversion from 4.5V to 5.75V Input. (see Figure 29).
- DC/DC Step-Down Conversion Possible from Less Than 4.5V Input When an Auxiliary 5V Bias Supply Powers SV<sub>IN</sub> and INTV<sub>CC</sub> (see Figure 31).
- Wide Input Voltage Range: DC/DC Step-Down Conversion from 2.375V to 5.75V Input, Driving SV<sub>IN</sub> and INTV<sub>CC</sub> with ~5V Auxiliary Bias (see Test Circuit 2).
- Output Voltage Range: 0.5V to 3.6V on both V<sub>OUT0</sub> and V<sub>OUT1</sub>.
- Differential Remote Sensing of V<sub>OUTO</sub> (V<sub>OSNSO</sub><sup>+</sup>/V<sub>OSNSO</sub><sup>-</sup>). For paralleled outputs, the V<sub>OSNSO</sub><sup>+</sup>/V<sub>OSNSO</sub> pin-pair can be configured as the feedback path for both V<sub>OUTO</sub> and V<sub>OUT1</sub> (see Figure 35 and, optionally, MFR\_PWM\_CONFIG[7]).
- Start-Up Into a Prebiased Load Without Sinking Current.
- Four LTM4686Bs Can Be Paralleled to Deliver Up to ~108A (See Figure 32).
- One LTM4686B Can Be Paralleled with Three LTM4650 Modules to Deliver Up to 174A; Infer Rail Status and Telemetry of Paralleled LTM4650 via the Sole LTM4686B (See Figure 33).
- Discontinuous Mode Operation Available for Higher Light-Load Efficiency (MFR\_PWM\_MODEn[0]).
- Output Current Limit and Overvoltage Protection.

- Three Integrated Temperature Sensors, Over/ Undertemperature Protection.
- Constant Frequency Peak Current Mode Control.
- Configurable Switching Frequency, 500kHz to 1MHz; Synchronizable to External Clock; Seven Configurable Channel Phase Interleaving Settings.
- Internal Loop Compensation Provided; External Loop Compensation Can Be Applied, if Preferred.
- Low Profile (16mm × 11.9mm × 1.82mm) LGA Package Power Solution Requires Only Input and Output Capacitors; at Most, Nine Pull-Up Resistors for Open-Drain Digital Signals; at Most, Six Pull-Down Resistors to Configure All Possible Pin-Strapping Options.

Features of the LTM4686B that enable power system management, rail sequencing, and fault monitoring and reporting are as follows:

- I<sup>2</sup>C-based PMBus/SMBus 2-Wire Serial Communication Interface (SDA, SCL) with ALERT Interrupt Pin, SCL Clock Capable of 400kHz Bus Communication Speeds with Clock Low Extending—or 100kHz, Otherwise.
- Configurable Output Voltage.
- Configurable Input Undervoltage Comparators (UVLO Rising, UVLO Falling).
- Configurable Switching Frequency.
- Configurable Current Limit.
- Configurable Output Over/Undervoltage Comparators.
- Configurable Turn-On and Turn-Off Delay Times.
- Configurable Output Ramp Rise and Fall Times.
- Nonvolatile Configuration Memory (NVM EEPROM) with ECC to Configure Aforementioned Settings, and More—Yielding Standalone Operation, if Desired, and Also Enabling In-Situ Changes to the LTM4686B's Configuration in Embedded Designs.
- Monitoring and Reporting of Telemetry Data: Average Output and Input Currents and Voltages, Internal Temperatures, and Power Stage Duty Cycles— Continuously Digitized Cyclically by a 16-Bit ADC.
  - Peak Observed Output Current and Voltage, Input Voltage, and Module Temperatures Can Be Polled and Cleared/Reset.

- ADC Latency Not Greater Than 90ms, Nominal.
- Option to Monitor One External Temperature in Lieu of Channel 1 (V<sub>OUT1</sub>) Module Power Stage Temperature.
- Monitoring, Reporting, and Configurable Response to Latching and Non-Latching Individual Fault and/or Warning Status, Including but Not Limited to:
  - Output Over/Undervoltages.
  - Input (SV<sub>IN</sub>) Over/Undervoltages.
  - Module Input and Power Stage Output Overcurrents.
  - Module Power Stage Over/Under Temperatures.
  - Internal Control IC Overtemperature.
  - Communication, Memory and Logic (CML) Faults.
- Fault Logging Upon Detection of a Fault Condition. The LTM4686B Can Be Configured to Automatically Upload a Fault Log to Its NVM, Consisting of: an Uptime Counter, Peak Observed Telemetry, Telemetry Gathered from the Six Most Recent Rounds of Cyclical ADC Data Leading Up to the Detection of the Fault That Triggered Fault Log Writing, and Fault Status Associated with That ADC History.
- Two Configurable Open-Drain General Purpose Input/ Output Pins (GPIOO, GPIO1), Which Can Be Used for:
  - Fault Reporting, e.g., as a System Interrupt Signal.
  - Coordinating Turn-On/Off of the LTM4686B in Multiphase/Multirail Systems.
  - Propagating an Unfiltered Power Good Signal (Output of a V<sub>OUTn</sub> Undervoltage Comparator) to Command Turn-On/Off of a Downstream Rail.
- A Write Protect (WP) Pin and Configurable WRITE\_PROTECT Register to Protect the Internal Configuration of RAM and NVM Against Unintended Changes via I<sup>2</sup>C.
- Time-Base Interconnect (SHARE\_CLK, 100kHz Heartbeat) for Synchronization in the Time Domain Between Multiple LTM4686Bs.
- Optional External Configuration Resistors (R<sub>CONFIGs</sub>) for Setting Start-Up Output Voltages, Switching Frequency and Channel-to-Channel Phase Interleaving Angle.
- Any 7-Bit Slave Address Can Be Assigned to the LTM4686B (0x4F Default), Configured by Resistor Pin Strapping the ASEL Pin and User-Editable Bits [6:4] of MFR ADDRESS.

# POWER MODULE CONFIGURABILITY AND READBACK DATA

This section of the data sheet describes all the configurable features and readable data of the LTM4686B accessible via I<sup>2</sup>C. The relevant command code name(s) are indicated by use of all capital letters, e.g., "VIN\_ON". Refer to Table 1 and Appendix C: PMBus Command Details of this data sheet for details of the command code, payload size, data format and factory-default value. Specific register bits of some registers are indicated with the use of brackets, i.e., "[" and "]". The least significant bit (LSB) of a register is bit number zero, indicated by "[0]". The most significant bit of a byte-long (8-bit-long) register is bit number seven, indicated by "[7]". The most significant bit (MSB) of a word-long (16-bit-long) register is bit number fifteen, indicated by "[15]". Multiple bits of a register can be alluded to with the use of a colon, e.g., bits 2, 1 and 0 of the MFR PWM CONFIG register are indicated by "MFR PWM CONFIG[2:0]". Bits can take on values of 0h or 1<sub>b</sub>. The subscripted "b" suffix indicates the number's value is in binary. Values in hexadecimal are indicated with a "0x" prefix. For example, decimal value "89" is indicated by 0x59 and 01011001<sub>b</sub> (8-bit-long values), as well as 0x0059 and  $000000001011001_h$  (16-bit-long values).

One further shorthand notion the reader will notice is the italicized "n" or "n". "n" can take on a value of 0 or 1—and provides an easy way to refer to registers which are paged commands, i.e., register names which have the same command code value but can be configured independently (or yield channel-specific telemetry) for Channel 0 (Page 0, or 0x00) vs Channel 1 (Page 1, or 0x01). Registers lacking an "n" are therefore easily identified as being global in nature, i.e., common to both Channels/Outputs. For example, the switching frequency setting commanded by register FREQUENCY\_SWITCH is common to both channels, and lacks "n". Another example: the READ VIN register contains the digitized input voltage as seen at the SV<sub>IN</sub> pin, and SV<sub>IN</sub> is unique, i.e., common to both Channels. In contrast, the nominal commanded output voltage is indicated by the register VOUT COMMAND n. The "n" indicates that VOUT COMMAND can be set differently for Channel 0 vs Channel 1. Executing the PAGE Command (Command Code 0x00) with payload 0x00 sets

the LTM4686B to write/read data pertaining to Channel 0 in all subsequent I<sup>2</sup>C transactions until the Page is changed. Executing the PAGE Command with payload 0x01 sets the LTM4686B to write/read data pertaining to Channel 1 in all subsequent I<sup>2</sup>C transactions until the Page is changed. Executing the PAGE Command with payload 0xFF sets the LTM4686B to write data pertaining to Channels 0 and 1 in all subsequent I<sup>2</sup>C write transactions until the Page is changed. Reads from and writes to global registers do not require setting the Page to 0xFF. Reads from channel-specific (i.e., non-global) registers when the Page is set to 0xFF result in the LTM4686B reporting the value on Page 0x00 (i.e., Channel 0-specific data).

The list below itemizes aspects of the LTM4686B relating to power supply functions that are configurable by I<sup>2</sup>C communications—provided the state of the WP (write protect) pin and the WRITE\_PROTECT register value permit the I<sup>2</sup>C writes—and by EEPROM settings:

- Output start-up voltages (VOUT\_COMMANDn), the maximum commandable output voltages (VOUT\_MAXn), output margin high (VOUT\_MARGIN\_HIGHn) and margin low (VOUT\_MARGIN\_LOWn) command voltages, and output over/undervoltage warning and fault thresholds (VOUT\_OV\_WARN\_LIMITn, VOUT\_OV\_FAULT\_LIMITn, VOUT\_UV\_WARN\_LIMITn, and VOUT\_UV\_FAULT\_LIMITn). Additionally, these values can be configured at SV<sub>IN</sub> power-up according to resistor-pin strapping of the V<sub>OUTOCFG</sub>, V<sub>TRIMOCFG</sub>, V<sub>OUT1CFG</sub> and/or V<sub>TRIM1CFG</sub> pins, provided MFR\_CONFIG\_ALL[6] = 0<sub>b</sub>.
- Output voltages, on the fly, including transition rate (ΔV/Δt), VOUT\_TRANSITION\_RATE n—either by I<sup>2</sup>C writes to the VOUT\_COMMAND n, VOUT\_MARGIN\_ HIGH n, or VOUT\_MARGIN\_LOW n registers, and/or to the OPERATION n register.
- Input undervoltage-lockout, rising (VIN\_ON) and input undervoltage lockout, falling (VIN\_OFF), based on the SV<sub>IN</sub> pin voltage.
- Switching frequency (FREQUENCY\_SWITCH) and channel phase-interleaving angle (MFR\_PWM\_CONFIG[2:0]). However, these parameters can be changed via I<sup>2</sup>C communications only when the LTM4686B's channels are off, i.e., not switching. The LTM4686B synchronizes

its switching frequency to a clock signal supplied to its SYNC pin when MFR\_CONFIG\_ALL[4] =  $1_b$ . These parameters can be configured at SV<sub>IN</sub> power-up according to resistor-pin strapping of the F<sub>SWPHCFG</sub> pin, provided MFR\_CONFIG\_ALL[6] =  $0_b$ .

- Output voltage turn-on and turn-off sequencing and associated watchdog timers, namely:
  - Output voltage turn-on delay time (the time delay from the LTM4686B being commanded to turn on, e.g., by the RUNn pin toggling from logic low to high, before switching action commences. TON\_DELAYn).
  - Output voltage soft-start ramp-up time (TON\_RISE*n*).
  - The amount of time (TON\_MAX\_FAULT\_LIMIT*n*) permitted to elapse after the LTM4686B is commanded to turn on, e.g., by the RUN*n* pin toggling from logic low to high, after which, if the output voltage fails to exceed the output undervoltage fault threshold (VOUT\_UV\_FAULT\_LIMIT*n*), the LTM4686B's output (V<sub>OUT,n</sub>) is declared to have not come up in a timely manner.
  - The LTM4686B's response to any such aforementioned TON\_MAX\_FAULT\_LIMIT*n* event (TON\_MAX\_FAULT\_RESPONSE*n*).
  - Output voltage soft-stop ramp-down time (TOFF\_FALLn).
  - Output voltage turn-off delay time (the time delay from the LTM4686B being commanded to turn off, e.g., by the RUNn pin toggling from logic high to low, before switching action ceases. TOFF\_DELAYn).
  - When commanded to turn off its output—or, when turning off its output in response to a fault—configuring whether the LTM4686B's output (V<sub>OUTn</sub>) becomes high impedance ("High-Z" or "three state"—turning off both MTn and MBn in the power stage). ("Immediate Off", ON\_OFF\_CONFIGn[0] = 1<sub>b</sub> vs configuring the output voltage to be ramped down according to TOFF\_FALLn and/or TOFF\_DELAYn settings, ON\_OFF\_CONFIGn[0] = 0<sub>b</sub>).
  - The amount of time (TOFF\_MAX\_WARN\_LIMITn) permitted to elapse after the LTM4686B is supposed

- to have turned off its output, i.e., at the end of the period dictated by TOFF\_FALLn, after which, If the output voltage has not fallen below 12.5% of the former target voltage of regulation, the LTM4686B's output  $(V_{OUT}n)$  is declared to have not powered down in a timely manner.
- Configurable output voltage restart time. Subsequent to the RUNn pin being pulled low, the LTM4686B pulls RUNn logic low, itself, and the output cannot be restarted until a minimum time has elapsed—the restart delay time. This delay assures proper sequencing of all system rails. The minimum restart delay processed by the LTM4686B is the longer of (TOFF\_DELAYn + TOFF\_FALLn + 136ms) vs the commanded MFR\_RESTART\_DELAYn register value. At the end of this delay, the LTM4686B releases its RUNn pin.
- Configurable fault-hiccup retry delay time. When a fault occurs in which the LTM4686B's fault response behavior to that fault is to reattempt power-up of its output voltage after said fault ceases to be present (e.g., "Infinite Retry"), the delay time for the LTM4686B to re-engage switching action is the longer of the MFR\_RETRY\_DELAYn time vs the time required for the output to decay below 12.5% of the formerly commanded output voltage value (unless this latter most criteria, i.e., requiring the output to decay below 12.5% is negated by the setting of MFR\_CHAN\_CONFIGn[0] to "1<sub>b</sub>"—which is the LTM4686B's factory-NVM default setting).
- Output over/undervoltage fault responses (VOUT\_OV\_ FAULT\_RESPONSEn, VOUT\_UV\_FAULT\_RESPONSEn).
- Time-averaged current limit warning and instantaneous peak (cycle-by-cycle) fault thresholds, and fault response (IOUT\_OC\_WARN\_LIMIT*n*, IOUT\_OC\_ FAULT\_LIMIT*n*, IOUT\_OC\_FAULT\_RESPONSE*n*).
- Channel (V<sub>OUTO</sub>, V<sub>OUT1</sub>) overtemperature warning and fault thresholds, and fault response (OT\_WARN\_ LIMITn, OT\_FAULT\_LIMITn, OT\_FAULT\_RESPONSEn).
- Channel (V<sub>OUTO</sub>, V<sub>OUT1</sub>) undertemperature fault thresholds and fault response (UT\_FAULT\_LIMIT*n*, UT FAULT RESPONSE*n*).

- Input overvoltage fault threshold and response (VIN\_ OV\_FAULT\_LIMIT, VIN\_OV\_FAULT\_RESPONSE), based on the SV<sub>IN</sub> pin voltage.
- Input undervoltage warning threshold (VIN\_UV\_ WARN\_LIMIT) based on the SV<sub>IN</sub> pin voltage.
- Module input overcurrent warning threshold (IIN\_OC\_WARN\_LIMIT).

The control IC within the LTM4686B module ceases switching action if control IC temperature exceeds 160°C (Note 12). The control IC resumes operation after a 10°C cool-down hysteresis. Note that these typical parameters are based on measurements in a lab oven and are not production tested. This overtemperature protection is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

#### TIME-AVERAGED AND PEAK READBACK DATA

Time-averaged telemetry readback data accessible via I<sup>2</sup>C communications follow:

- Channel output current (READ\_IOUTn) and peak observed value of READ\_IOUTn (MFR\_IOUT\_PEAKn).
- Channel output voltage (READ\_VOUTn) and peak observed value of READ\_VOUTn (MFR\_VOUT\_PEAKn).
- Channel output power (READ\_POUT*n*).
- Channel input current (MFR\_READ\_IINn) and module input current (READ\_IIN).
- Channel temperatures (READ\_TEMPERATURE\_1<sub>n</sub>) and peak observed values of READ\_TEMPERATURE\_1<sub>n</sub> (MFR TEMPERATURE 1 PEAK<sub>n</sub>).
- Control IC temperature (READ\_TEMPERATURE\_2) and peak observed value (MFR\_TEMPERATURE\_2\_PEAK).

- Input voltage (READ\_VIN), based on the voltage of the SV<sub>IN</sub> pin, and peak observed value of READ\_VIN (MFR VIN PEAK).
- Channel topside power MOSFET (MTn) duty cycle (READ\_DUTY\_CYCLEn).

Digitized cyclical telemetry is available at a 10Hz update rate, typical. Through the use of the MFR\_ADC\_CONTROL command, some signals of interest can be digitized more frequently—up to a 125Hz update rate, typical. Availability of newly digitized telemetry data can be made known via the MFR ADC TELEMETRY STATUS command.

Peak observed values of telemetry readback data can be cleared with the MFR\_CLEAR\_PEAKS I<sup>2</sup>C command, provided the WRITE\_PROTECT register value permits it. (Executing MFR\_CLEAR\_PEAKS can be performed regardless of the state of the WP pin.)

Details on the LTM4686B's Fault Log Feature follow:

- Fault logging is enabled when MFR\_CONFIG\_ALL[7] = 1<sub>b</sub>.
- A fault log is present in NVM when STATUS\_MFR\_ SPECIFICn[3]Reports "1<sub>b</sub>", which is propagated to the MFR Bit (Bit 12) of the STATUS\_WORD register.
- Retrieving fault log data, if present, is performed with the MFR\_FAULT\_LOG command. 147 bytes of data are retrieved using the PMBus-defined variant to the SMBus block read protocol.
- The fault log contents in NVM, if present, are cleared by executing the MFR\_FAULT\_LOG\_CLEAR command.
- The fault log will not be written if a fault log is already present in NVM.
- The LTM4686B can be forced to write a fault log to its NVM by executing the MFR\_FAULT\_LOG\_STORE command; the LTM4686B will behave as if a channel faulted off. Note the command is NACKed and a CML fault is reported if a fault log is already present at the time of executing MFR\_FAULT\_LOG\_STORE.

When an external stimulus pulls the LTM4686B's  $\overline{\text{GPIO}}n$  pin(s) logic low, the respective channel ( $V_{\text{OUT}n}$ ) either: takes no action on it, i.e., ignores it completely—if MFR\_GPIO\_RESPONSEn = 0x00; or, turns off immediately, i.e., the power stage(s) become high impedance ("inhibited")—if MFR GPIO\_RESPONSEn = 0xC0.

The MFR\_GPIO\_PROPAGATE*n* register contents configure which fault(s) cause the LTM4686B to pull its GPIO*n* pin(s) logic low.

 $I^2C$  communications are originated by the user's (system's) $I^2C$  master device. Writes/reads to/from Channel 0 of the LTM4686B ( $V_{OUT0}$ : PAGE 0x00), to/from Channel 1 of the LTM4686B ( $V_{OUT1}$ : PAGE 0x01), or writes to both Channels 0 and 1 of the LTM4686B ( $V_{OUT0}$  and  $V_{OUT1}$ : PAGE 0xFF) are possible. The target channel(s) of interest are selected by the  $I^2C$  master by executing the PAGE command and sending the appropriate argument (0x00, 0x01, 0xFF) in the payload. The PAGE command is unrestricted, i.e., not affected by the WP pin or WRITE\_PROTECT register settings.

The LTM4686B always responds to its global slave addresses, 0x5A and 0x5B. Commands sent to the global address 0x5A act the same as if the PAGE command were set to 0xFF, i.e., received commands are written to both channels simultaneously. Commands sent to the global address 0x5B are applied to the PAGE active at the time of the global address transaction, i.e., allows channel-specific command of all LTM4686B devices on the bus.

I<sup>2</sup>C commands not listed above that relate to Fault Status and EEPROM NVM Operations follow. Writing of the following is possible provided the state of the WP (write protect) pin and the WRITE\_PROTECT register value permits the I<sup>2</sup>C writes:

- Soliciting (reading) module fault status and clearing (writing) module fault status (CLEAR\_FAULTS, STATUS\_BYTEn, STATUS\_WORDn, STATUS\_VOUTn, STATUS\_IOUTn, STATUS\_INPUT, STATUS\_TEMPERATUREn, STATUS\_CML [communications, memory, and/or logic], and STATUS\_MFR\_SPECIFICn [miscellaneous]).
- Storing the LTM4686B's user-writable RAM register data to the EEPROM NVM (STORE\_USER\_ALL).

- An alternate means to the STORE\_USER\_ALL command to directly erase and write the LTM4686B's EEPROM contents, protected by unlock keys, to facilitate programming of the LTM4686B EEPROM in environments such as ICT (in-circuit test) and bulk programming by, e.g., embedded hardware or by the LTpowerPlay GUI. Also, a means to directly read the LTM4686B EEPROM contents (MFR\_EE\_UNLOCK, MFR\_EE\_ERASE, MFR\_EE\_DATA).
- Instigating a soft reset of the LTM4686B without power-cycling SV<sub>IN</sub> power (MFR\_RESET). The MFR\_RESET command triggers the download of EEPROM NVM data to RAM registers, as if SV<sub>IN</sub> power had been cycled.
- Forcing a download of EEPROM NVM data to RAM registers (RESTORE\_USER\_ALL). This is indistinguishable from executing MFR\_RESET.

Other data that can be obtained from the LTM4686B via I<sup>2</sup>C communications are as follows:

- Soliciting the LTM4686B for its PMBus capabilities, as defined by PMBus (CAPABILITY):
  - PEC (packet error checking). Note, the LTM4686B requires valid PEC in I<sup>2</sup>C communications when MFR\_CONFIG\_ALL[2] = 1<sub>b</sub>. The NVM factory-default configuration is MFR\_CONFIG\_ALL[2] = 0<sub>b</sub>, i.e., PEC not required.
  - I<sup>2</sup>C communications can be supported at up to 400kHz SCL bus speed. Note, clock low extending (clock stretching) must be enabled on the LTM4686B to ensure robust communications above 100kHz SCL bus speeds, i.e., MFR\_CONFIG\_ALL[1] = 1<sub>b</sub>. The NVM factory-default configuration is MFR\_CONFIG\_ALL[1] = 0<sub>b</sub>, i.e. Clock stretching is disabled.
  - The LTM4686B has an SMBALERT (ALERT) pin and does support the SMBus ARA (alert response address) protocol.
- Soliciting the module for the maximum output voltage it can be commanded to produce (MFR\_VOUT\_MAXn).
- Soliciting the device for the data format of its output voltage-related registers (VOUT\_MODEn).

- Soliciting the device for the revisions of PMBus specifications that it supports (Part I: Rev. 1.2; Part II: Rev 1.2).
- Soliciting the device for the identification of the manufacturer of the LTM4686B, "LTC" (MFR\_ID) and the manufacturer code representing the LTM4686B and revision, 0x477X (MFR\_SPECIAL\_ID).
- Soliciting the device for its part number, "LTM4686" (MFR\_MODEL).\*
- Soliciting the module for its serial number (MFR\_SERIAL).
- The digital status of the LTM4686B's I/O pads and validity of the ADC (MFR\_PADS) and WP pin status (MFR\_COMMON[0]).

The following list indicates other aspects of the LTM4686B relating to power system management and power sequencing that are configurable by I<sup>2</sup>C communications—provided the state of the WP (write protect) pin and the WRITE\_PROTECT register value permit the I<sup>2</sup>C writes—and by EEPROM settings:

- Providing multiple means to read/write data directly to a particular channel of the LTM4686B by assigning additional slave address for channels 0 and 1 (MFR\_RAIL\_ADDRESSn), the benefit of which is that it reduces page command usage and associated I<sup>2</sup>C traffic. It also facilitates altering the same register of multiple LTM4686B in unison without invoking the PMBus group command protocol. See also PAGE\_ PLUS READ and PAGE PLUS WRITE.
- Configuring the output voltage to be on or off by means other than the RUNn pin (ON\_OFF\_CONFIGn[3], OPERATION commands).
- Configuring whether the LTM4686B performs a CLEAR\_FAULTS command upon itself when either RUNn pin toggles from logic low to logic high. (MFR\_CONFIG\_ALL[0]).
- Configuring whether the LTM4686B pulls RUNn logic low when the LTM4686B is commanded off by other means (MFR\_CHAN\_CONFIGn[4]).

- Configuring the response of the LTM4686B when it is commanded to turn on its output prior to the completion of processing TOFF\_DELAYn and TOFF\_FALLn powerdown sequencing (MFR\_CHAN\_CONFIGn[3]).
- Configuring whether the LTM4686B's output is disabled when SHARE\_CLK is held low (MFR\_CHAN\_CONFIGn[2]).
- Configuring whether the ALERT pin is pulled low when GPIOn is pulled low by external stimulus (MFR\_CHAN\_CONFIGn[1]).
- Setting the value of the MFR\_IIN\_OFFSETn registers, representing an estimate of the current drawn by the SV<sub>IN</sub> pin. The SV<sub>IN</sub> pin current is not measured by the LTM4686B but the MFR\_IIN\_OFFSETn is used in computing and reporting channel and total module input currents (MFR\_READ\_IINn, READ\_IIN).
- Three words (six bytes) of the LTM4686B's EEPROM that are available for storing user data. (USER\_ DATA 03n, USER DATA 04).
- Invoking or releasing several levels of I<sup>2</sup>C write protection (WRITE\_PROTECT).
- Configuring the bus timeout for 255ms (MFR\_CONFIG\_ALL[3] = 1<sub>b</sub>) if the host needs more time to complete I<sup>2</sup>C transactions.
- Determining whether the user-editable RAM register values are identical to the contents of the user NVM (MFR COMPARE USER ALL).
- Setting the programmable output voltage range of V<sub>OUT</sub> to a narrower range (0.5V to 2.75V) in order to achieve a higher resolution of V<sub>OUT</sub> adjustment than is available by default (MFR\_PWM\_MODE n[1]). MFR\_PWM\_MODE cannot be changed on the fly; switching action must be off. Note that altering the V<sub>OUT</sub> range alters the gain of the control loop and may therefore require loop compensation to be adjusted.
- Altering the temperature coefficient of the LTM4686B's current sensing elements, if needed

<sup>\*</sup> The MFR\_MODEL value is "LTM4686". The value consists of 8 ASCII characters and the last character is a blank space punctuation character (""), i.e., ASCII code 0x20 or 32d.

(MFR\_IOUT\_CAL\_GAIN\_TCn) (uncommon to alter this parameter from its NVM-Factory default setting).

- Altering the gain or offset of the power stage sensors (MFR\_TEMP\_1\_GAINn and MFR\_TEMP\_1\_OFFSETn)—or that of the external temperature sensor, when an external temperature sensor is used on the TSNS1a pin. (Uncommon to alter this parameter from its NVM-factory default setting).
- Configuring whether the LTM4686B Pulls SHARE\_CLK logic low when SV<sub>IN</sub> has fallen outside Its UVLO thresholds (MFR\_PWM\_CONFIG[4]). MFR\_PWM\_CONFIG cannot be changed on the fly; switching action must be off (uncommon to alter this parameter from its NVMfactory default setting).
- Configuring whether the LTM4686B's output voltage digital servos are active vs disengaged (MFR\_PWM\_ MODEn[6]. Uncommon to alter this parameter from its NVM-factory default settings).
- Configuring whether the LTM4686B's current limit range is set to high range vs low range. (MFR\_PWM\_ MODEn[7]. Not recommended to alter this parameter from its NVM-factory default settings).

Remaining LTM4686B status that can be queried over I<sup>2</sup>C communications follow:

- Access to three "hand-shaking" status bits (MFR\_COMMON[6:4]) to ease implementation of PMBus busy protocols, i.e., enabling fast and robust system level communication through polling of these bits to infer LTM4686B's readiness to act on subsequent I<sup>2</sup>C writes. (See PMBus communication and command processing, in the Applications Information section.)
- Providing a means to determine whether the LTM4686B NVM download to RAM has occurred ("NVM Initialized," MFR\_COMMON[3]).

- Providing a means other than ARA protocol to determine whether the LTM4686B is pulling ALERT low (MFR\_COMMON[7]).
- Detecting a SHARE\_CLK timeout event (MFR\_COMMON[1]).
- Verifying or Altering the Slave Address of the LTM4686B (MFR\_ADDRESS).

#### **POWER MODULE OVERVIEW**

A dedicated remote-sense amplifier precisely kelvinsenses V<sub>OUTO</sub>'s load via the differential pin-pair formed by V<sub>OSNS0</sub><sup>+</sup> and V<sub>OSNS0</sub><sup>-</sup>. V<sub>OUT0</sub> can be commanded to between 0.5VDC and 3.6VDC. V<sub>OLIT1</sub> is sensed via the pinpair formed by V<sub>OSNS1</sub> and signal ground of the module's SGND. V<sub>OLIT1</sub> can be commanded to between 0.5VDC and 3.6VDC. Output voltage readback telemetry is available over I<sup>2</sup>C (READ VOUT*n* registers). Peak output voltage readback telemetry is accessible in the MFR\_READ\_ VOUT\_PEAK*n* registers. If V<sub>OSNSO</sub><sup>-</sup> exceeds V<sub>OSNSO</sub><sup>+</sup>, no phase reversal of the differentially-sensed output voltage feedback signal occurs (Note 12). Similarly, no phase reversal occurs when SGND exceeds V<sub>OSNS1</sub>(Note 12). For added flexibility, the V<sub>OSNSO</sub><sup>+</sup>/V<sub>OSNSO</sub><sup>-</sup> feedback pins can be configured as the control loop feedback path for both  $V_{OUTO}$  and  $V_{OUT1}$  by setting MFR\_PWM\_CONFIG[7] = 1<sub>h</sub>. (See Figure 35).

The typical application schematic is shown in Figure 62 on the back page of this data sheet.

The LTM4686B can operate from input voltages between 4.5V and 5.75V (see Figure 62). Internal LDOs—3.3V ( $V_{DD33}$ ), derived from INTV $_{CC}$ , and 2.5V ( $V_{DD25}$ ), derived from  $V_{DD33}$ —bias the LTM4686B's digital circuitry. Control IC bias ( $SV_{IN}$ ) is routed independent of the inputs to the power stages ( $V_{IN0}$ ,  $V_{IN1}$ ); this enables step-down DC/DC conversion from less than 4.5V input (see Figure 31), so long as auxiliary power (~ 5V) is available to bias  $SV_{IN}$  and INTV $_{CC}$  (the module's control IC) appropriately. (See also Test Circuit 2). Furthermore, the inputs of the two

power stages are not connected together internal to the module; therefore, DC/DC step-down conversion from two different source power supplies can be performed.

Per Note 6 of the Electrical Characteristics section, the output current may require derating for some operating scenarios. Detailed derating guidance is provided in the Applications Information section.

The LTM4686B contains dual integrated constant frequency current mode control buck regulators (Channel 0 and Channel 1) whose built-in power MOSFETs are capable of fast switching speed. The factory NVM-default switching frequency clocks SYNC at 1MHz, to which the regulators synchronize their switching frequency. The default phase-interleaving angle between the channels is 180°. A pin-strapping resistor on F<sub>SWPHCFG</sub> configures the frequency of the SYNC clock (switching frequency) and the channel phase relationship of the channels to each other and with respect to the falling edge of the SYNC signal. (Not all possible combinations of switching frequency and phase-angle assignments are settable by resistor pin programming; see Table 4. Configure the LTM4686B's NVM to implement settings not available by resistor-pin strapping.) When a F<sub>SWPHCFG</sub> pin-strap resistor sets the channel phase relationship of the LTM4686B's channels, the SYNC clock is not driven by the module; instead, SYNC becomes strictly a high impedance input and channel switching frequency is then synchronized to SYNC provided by an externally-generated clock or sibling LTM4686B with pull-up resistor to V<sub>DD33</sub>. Switching frequency and phase relationship can be altered via the I<sup>2</sup>C interface, but only when switching action is off, i.e., when the module is not regulating either output. See the Applications Information section for details.

Internal feedback loop compensation for Regulator 0 is available by connecting COMP0a to COMP0b. (For Regulator 1, the connection is from COMP1a to COMP1b.) With current mode control and internal feedback loop compensation, the LTM4686B module has sufficient stability margins and good transient performance with a wide range of output capacitors—even all-ceramic MLCCs. Table 20 provides guidance on input and output capacitors recommended for many common operating conditions.

The Analog Devices, Inc. µModule Power Design Tool is available for transient and stability analysis. Furthermore, expert users who prefer to not make use of the module's internal feedback loop compensation—but instead, tailor the feedback loop compensation specifically for his/her application—may do so by not connecting COMP*n*a to COMP*n*b: the personalized loop compensation network can be applied externally, i.e., from COMP*n*a to SGND, and leaving COMP*n*b open circuit.

The LTM4686B has two general purpose input/output pins, named GPIOO and GPIO1. The behavior of these pins is configurable via registers MFR GPIO PROPAGATEn and MFR GPIO RESPONSE n. The  $\overline{\text{GPIO}}n$  pins are high impedance during NVM-download-to-RAM initialization. These pins are intended to perform one of two primary functions, or a hybrid of the two: behave as open-drain, active low fault/warning indicators; and/or, behave as auxiliary RUN pins for their respective channels. In the former case, the pins can be configured as interrupt pins, pulling active low when output under/overvoltage, input under/ overvoltage, input/output overcurrent, overtemperature, and/or communication, memory or logic (CML) fault or warning events are detected by the LTM4686B. In the latter case, the  $\overline{\mathsf{GPIO}}n$  pins can be bussed to paralleled siblings (paralleled LTM4686B channels and/or modules), for purposes of coordinating orderly power-up and power-down, i.e., in unison. The LTM4686B DC/DC regulator does not feature a traditional "power good" (PGOOD) indicator pin to indicate when the output voltage is within a few percent of the target regulation point. However, the  $\overline{\text{GPIO}}n$  pin can be configured as a PGOOD indicator—and this is, in fact, its factory-default NVM setting. Suitable for event-based sequencing of downstream rails.  $\overline{\mathsf{GPIO}}n$  is configured as the unfiltered output of the VOUT UV FAULT LIMIT*n* comparator, with Bit 12 of MFR GPIO PROPAGATE n ="1<sub>h</sub>"; Bits 9 and 10 of MFR\_GPIO\_PROPAGATEn are not set, since the propagation of power good in those latter instances is subject to supervisor filtering and comparator latency. If it is necessary to have the desired PGOOD polarity appear on the  $\overline{\text{GPIO}}n$  pin immediately upon SV<sub>IN</sub> power-up—given that the pin will initially be high impedance, until NVM contents have downloaded to RAM—a pull-down Schottky diode is needed between the RUNn

pin of the LTM4686B and the respective  $\overline{\text{GPIO}}n$  pin. (See Figure 1). If the  $\overline{\text{GPIO}}n$  pin is configured as a PGOOD indicator, the MFR\_GPIO\_RESPONSEn must be set to "ignore" (factory-default 0x00), or else the LTM4686B cannot start up due to the latch-off conditions imposed.

Voltage Based Sequencing by Cascading  $\overline{\text{GPIO}}n$  Pins Into RUNn Pins (MFR\_GPIO\_PROPAGATE = XXX1X00XX00XXXXXXb and MFR\_GPIO\_RESPONSE = 0x00)



NOTE: RESISTOR OR RC PULL-UPS ON RUNn and  $\overline{\text{GPIO}}n$  pins not shown \*OPTIONAL SIGNAL SCHOTTKY DIODE. ONLY NEEDED WHEN ACCURATE PGOOD (POWER GOOD) INDICATION IS REQURED BY THE SYSTEM/USER IMMEDIATELY AT SVIN POWER UP

Figure 1. Event (Voltage) Based Sequencing

The RUN*n* pin is a bidirectional open-drain pin. This means it should never be driven logic high from a low impedance source. Instead, simply provide a 10k pull-up resistor from the RUN*n* pins to V<sub>DD33</sub>. The LTM4686B pulls its RUN*n* pin logic low during NVM-download-to-RAM initialization, when SV<sub>IN</sub> is below the commanded undervoltage lockout voltage (VIN\_ON, rising and VIN\_OFF, falling), and subsequent to external stimulus pulling RUN low—for a minimum time dictated by MFR\_RESTART\_DELAY*n*. Bussing the respective RUN*n* and GPIO*n* pins to sibling LTM4686B modules enables coordinated power-up/power-down to be well orchestrated, i.e., performing turn-on and turn-off in a unified fashion.

When RUNn exceeds 1.35V, the LTM4686B initially idles for a time dictated by the TON\_DELAYn register. After the TON\_DELAYn time expires, the module begins ramping up the respective control loop's internal reference, starting from OV. In the absence of a prebiased  $V_{OUT}n$ 

condition, the output voltage is ramped linearly from 0V to the commanded target voltage, with a ramp-up time dictated by the TON\_RISEn register. In the presence of a prebiased  $V_{OUT}$  condition, the output voltage is brought into regulation in the same manner as aforementioned, with the exception that inductor current is prevented from going negative (the module's controller is operated in discontinuous mode operation during start-up). In both cases, the output voltage reaches regulation in a consistent time, as measured with respect to RUNn toggling high. See start-up oscilloscope shots in the Typical Performance Characteristics section.

Pulling the RUN*n* pin below 0.8V turns off the DC/DC converter, i.e., forces the respective regulator into a shutdown state. Factory NVM-default settings configure the LTM4686B to turn off its power stage MOSFETs immediately, thereby becoming high impedance. The output voltage then decays according to whatever output capacitance and load impedance is present. Alternatively, NVM/register settings can configure the LTM4686B to actively discharge V<sub>OUTn</sub> when RUN*n* is pulled logic low, according to prescribed TOFF\_DELAY*n* delay and TOFF\_FALL*n* ramp-down times. See the Applications Information section for details. The LTM4686B does not feature an explicit, analog TRACK pin. Rail-to-rail tracking and sequencing is handled digitally, as explained previously.

Bussing the open-drain SHARE\_CLK pins of all LTM4686Bs (and providing a pull-up resistor to  $V_{DD33}$ ) provides a means for all LTM4686Bs in the system to synchronize their time-base (or "heartbeat") to the fastest SHARE\_CLK clock. Sharing the heartbeat amongst all LTM4686B ensures that all rails are sequenced according to expectations; it negates timing errors that could otherwise materialize due to SHARE\_CLK (time-base) tolerance and part-to-part variation.

Current sense information is derived from across the power inductors internal to the LTM4686B and made available to the internal control IC's current control loops and ADC sensors. Output current readback telemetry is available over I<sup>2</sup>C (READ\_IOUT*n* registers). Peak output current readback telemetry is available in the MFR\_READ\_IOUT\_PEAK*n* registers.

Output power readback is computed by the LTM4686B according to:

READ\_POUT $n = READ_VOUT n \bullet READ_IOUT n$ 

Alternating excitation currents of 2µA and 30µA are sourced from the TSNS1a pin. Connecting TSNS1a to TSNS1b, temperature sensing of the Channel 1 power stage is realized by the LTM4686B digitizing the voltages that appear at the PNP transistor temperature sensor that resides at the TSNS1b pin. Analogous activity occurs on the TSNSO node, from which Channel O power stage temperature is derived. The LTM4686B performs what is known in the industry as delta VBE ( $\Delta$ VBE) computations and makes channel (power stage) temperature telemetry available over  $I^2C$  (READ\_TEMPERATURE  $1_n$ ). The junction temperature of the control IC within the LTM4686B is also available over I<sup>2</sup>C (READ TEMPERATURE 2). Observed peak Channel temperatures can be read back in registers READ MFR TEMPERATURE 1 PEAKn. Observed peak temperature of the control IC can be read back in register MFR READ TEMPERATURE 2 PEAK.

For a fixed load current, the amplitude of the current sense information changes over temperature due to the temperature coefficient of copper (inductor DCR), which is approximately 3900ppm/°C. This would introduce significant current readback error over the operating range of the module if not for the fact that the LTM4686B's temperature readback information is used in conjunction with the perceived current sense signal to yield temperature-corrected current readback data.

If desired, it is possible to use only the temperature readback information derived by the TSNS0 pin to yield temperature-corrected current readback data for both Channels 0 and 1. This frees up the Channel 1 temperature sensor to monitor a temperature sensor external to the LTM4686B. This is achieved by setting MFR\_PWM\_MODE0[4] =  $1_b$  (the NVM-factory default value is  $0_b$ ). This degrades the current readback accuracy of Channel 1—more so when Channel 0 and Channel 1 are not paralleled outputs. However, the TSNS1a pin becomes available to be connected to an external diode-connected small-signal PNP transistor (such as 2N3906) and 10nF X7R capacitor, i.e., an external temperature sensor, whose

temperature readback data and peak value are available over I<sup>2</sup>C (READ\_TEMPERATURE\_1<sub>1</sub>, MFR\_READ\_TEMPERATURE\_1\_PEAK1). Implementation of the aforementioned is as follows: (1) local to the LTM4686B, electrically connect a 10nF X7R capacitor directly from TSNS1a to SGND; (2) differentially route a pair of traces from the LTM4686B's TSNS1a and SGND pins to the target PNP transistor; (3) electrically connect the emitter of the PNP transistor to TSNS1a; (4) electrically connect the collector and base of the PNP transistor to SGND.

Power stage duty cycle readback telemetry is available over I<sup>2</sup>C (READ\_DUTY\_CYCLE*n* registers). Computed channel input current readback is computed by the LTM4686B as:

MFR\_READ\_IIN n = READ\_DUTY\_CYCLE n • READ\_IOUT n + MFR\_IIN\_OFFSET n

Computed module input current readback is computed by the LTM4686B as:

READ\_IIN = MFR\_READ\_IIN<sub>0</sub> + MFR\_READ\_IIN<sub>1</sub>

where MFR\_IIN\_OFFSETn is a register value representing the SV<sub>IN</sub> input bias current. The SV<sub>IN</sub> current is not digitized by the module. The factory NVM-default value of MFR IIN OFFSET n is 48.16mA, representing the contribution of current drawn by each of the module's channels on the SV<sub>IN</sub> pin, when the power stages are operating in forced continuous mode at the factory-default switching frequency of 1MHz. See Table 8 in the Applications Information section for recommended MFR IIN OFFSET*n* setting vs Switching Frequency. The aforementioned method by which input current is calculated yields an accurate current readback value even at light load currents, but only as long as the module is configured for forced continuous operation (NVM-factory default). SV<sub>IN</sub> and peak SV<sub>IN</sub> readback telemetry is accessible via I<sup>2</sup>C in the READ\_VIN and MFR\_VIN\_PEAK registers, respectively.

The power stage switch nodes are brought out on the SWn pin for functional operation monitoring and for optional installation of a resistor-capacitor snubber circuit (terminated to GND) for reduced EMI.

The LTM4686B features a write protect (WP) pin. If WP is open circuit or logic high, I<sup>2</sup>C writes are severely restricted:

only I<sup>2</sup>C writes to the PAGE, OPERATION, CLEAR\_FAULTS, MFR\_CLEAR\_PEAKS, and MFR\_EE\_UNLOCK commands are supported, with the exception that individual fault bits can be cleared by writing a "1<sub>b</sub>" to the respective bits in the STATUS\_\* registers. Register reads are never restricted. Not to be confused with the WP pin, the LTM4686B features a WRITE\_PROTECT register, which is also used to restrict I<sup>2</sup>C writes to register contents. Refer to Appendix C: PMBus Command Details for details. The WP pin and the WRITE\_PROTECT register provide a level of protection against accidental changes to RAM and EEPROM contents.

The LTM4686B supports all possible 7-bit slave addresses. The factory NVM-default slave address is 0x4F. The lower four bits of the LTM4686B's slave address can be altered from this default value by connecting a resistor from the ASEL pin to SGND. See Table 5 in the Applications Information section for details. Bits[6:4] can be altered by writing to the SLAVE\_ADDRESS command. The value of the SLAVE\_ADDRESS command can be stored to NVM, however, the lower four bits of the SLAVE\_ADDRESS is always dictated by the ASEL resistor pin-strap setting.

Up to four LTM4686B modules (8 channels) can be paralleled, suitable for powering ~108A loads such as CPUs and GPUs. (See Figure 32) The LTM4686B can be paralleled with LTM4650 and other modules, as well (see Figure 33 and Figure 34).

#### **EEPROM**

The LTM4686B's control IC contains an internal EEPROM (nonvolatile memory, NVM) with Error Correction Coding (ECC) to store configuration settings and fault log information. EEPROM endurance retention and mass write operation time are specified in the Electrical Characteristics and Absolute Maximum Ratings sections. Write operations at  $T_J < 0^{\circ}\text{C}$  or at  $T_J > 85^{\circ}\text{C}$  are possible although the Electrical Characteristics are not guaranteed and the EEPROM retention characteristics may be degraded. Read operations performed at junction temperatures between  $-40^{\circ}\text{C}$  and  $125^{\circ}\text{C}$  do not degrade the EEPROM. The fault logging function, which is useful in debugging system problems that may occur at high temperatures,

only writes to fault log-specific EEPROM locations (partitions). If occasional writes to these registers occur above 85°C junction, the slight degradation in the data retention characteristics of the fault log does not undermine the usefulness of the function.

It is recommended that the EEPROM not be written when the control IC die temperature is greater than 85°C. If the die temperature exceeds 130°C, the LTM4686B's control IC disables all EEPROM write operations. EEPROM write operations are subsequently re-enabled when the die temperature drops below 125°C.

The degradation in EEPROM retention for temperatures >125°C can be approximated by calculating the dimensionless acceleration factor using Equation 1.

$$AF = e^{\left[\left(\frac{Ea}{k}\right) \cdot \left(\frac{1}{T_{USE} + 273} - \frac{1}{T_{STRESS} + 273}\right)\right]}$$
 (1)

where:

AF = acceleration factor

Ea = activation energy = 1.4eV

 $k = 8.617 \cdot 10^{-5} \text{ eV/}^{\circ}\text{K}$ 

T<sub>USE</sub> = 125°C specified junction temperature

 $T_{STRESS}$  = actual junction temperature in °C

Example: Calculate the effect on retention when operating at a junction temperature of 130°C for 10 hours.

T<sub>STRESS</sub> = 130°C

 $T_{\text{USF}} = 125^{\circ}\text{C}$ 

 $AF = e^{[(1.4/8.617 \cdot 10^{-5}) \cdot (1/398 - 1/403)]} = 1.66$ 

The equivalent operating time at  $125^{\circ}C = 16.6$  hours.

Thus the overall retention of the EEPROM was degraded by 6.6 hours as a result of operating at a junction temperature of 130°C for 10 hours. The effect of the overstress is negligible when compared to the overall EEPROM retention rating of 87,600 hours at a maximum junction temperature of 125°C.

The integrity of the EEPROM is checked with a CRC calculation each time its data is read, such as after a power-on reset or execution of a RESTORE\_USER\_ALL or MFR\_RESET command. If CRC error occurs, the MFR bit is set in the STATUS\_BYTE and STATUS\_WORD commands. The NVM CRC error bit in the STATUS\_MFR\_SPECIFIC command is set and the ALERT and RUN pins are pulled low disabling the output as a safety measure. The device will only respond at special address 0x7C or global addresses 0x5A and 0x5B.

#### Internal EEPROM with CRC Protection and ECC

The LTM4686B contains internal EEPROM with Error Correction Coding (ECC) to store user configuration settings and fault log information. EEPROM endurance and retention for user space and fault log pages are specified in the Absolute Maximum Ratings and Electrical Characteristics table.

The integrity of the EEPROM memory is checked with a CRC calculation each time its data is to be read, such as after a power-on reset. A CRC error will prevent the controller from leaving the OFF state. If a CRC error occurs, the CML bit is set in the STATUS BYTE and STATUS WORD commands, the appropriate bit is set in the STATUS\_MFR\_ SPECIFIC command, and the ALERT and RUN pins will be pulled low. At that point the device will respond at special address 0x7C, which is only activated after an invalid CRC has been detected. The module will also respond to global addresses 0x5A and 0x5B, but all ADI PSM modules and ICs will respond to these addresses so users must be careful when using global addresses. EEPROM repair can be attempted by writing the desired configuration to the controller and executing a STORE\_USER\_ALL command followed by a CLEAR FAULTS command. Contact the factory if EEPROM repair is unsuccessful.

See the Applications Information section and Analog Devices Application Note 145, or contact the factory for details on efficient in-system EEPROM programming, including bulk EEPROM programming, which the LTM4686B also supports.

#### **SERIAL INTERFACE**

The LTM4686B serial interface is a PMBus compliant slave device and can operate at any frequency between 10kHz and 400kHz. The address is configurable using either the EEPROM or an external resistor. In addition the LTM4686B always responds to the global broadcast address of 0x5A (7 bit) or 0x5B (7 bit). Address 0x5A is not paged and is performed on both channels. 0x5B respects the page command. Because address 0x5A does not support page, it can not be used for any paged reading commands.

The serial interface supports the following protocols defined in the PMBus specifications: 1) send command, 2) write byte, 3) write word, 4) group, 5) read byte, 6) read word and 7) read block 8) PAGE\_PLUS\_READ, 9) PAGE\_PLUS\_WRITE 10) SMBALERT\_MASK read, 11) SMBALERT\_MASK write. All read operations will return a valid PEC if the PMBus master requests it. If the PEC\_REQUIRED bit is set in the MFR\_CONFIG\_ALL command, the PMBus write operations will not be acted upon until a valid PEC has been received by the LTM4686B.

#### **Communication Protection**

PEC write errors (if PEC\_REQUIRED is active), attempts to access unsupported commands, or writing invalid data to supported commands will result in a CML fault. The CML bit is set in the STATUS\_BYTE and STATUS\_WORD commands, the appropriate bit is set in the STATUS\_CML command, and the ALERT pin is pulled low.

#### **DEVICE ADDRESSING**

The LTM4686B offers four different types of addressing over the PMBus interface, specifically: 1) global, 2) device, 3) rail addressing and 4) alert response address (ARA).

Global addressing provides a means of the PMBus master to address all LTM4686B devices on the bus. The LTM4686B global address is fixed 0x5A (7 bit) or 0xB4 (8 bit) and cannot be disabled. Commands sent to the global address act the same as if PAGE is set to a value of 0xFF. Commands sent are written to both channels simultaneously. Global command 0x5B (7 bit) or 0xB6 (8 bit) is paged and allows channel specific command of all LTM4686B devices on the bus. Other ADI device types may respond at one or both of these global addresses; therefore do not read from global addresses.

Rail addressing provides a means for the bus master to simultaneously communicate with all channels connected together to produce a single output voltage (PolyPhase®). While similar to global addressing, the rail address can be dynamically assigned with the paged MFR\_RAIL\_ADDRESS command, allowing for any logical grouping of channels that might be required for reliable system control. Do not read from rail addresses because multiple ADI devices may respond.

Device addressing provides the standard means of the PMBus master communicating with a single instance of an LTM4686B. The value of the device address is set by a combination of the ASEL configuration pin and the MFR\_ADDRESS command. When this addressing means is used, the PAGE command determines the channel being acted upon. Device addressing can be disabled by writing a value of 0x80 to the MFR\_ADDRESS.

All four means of PMBus addressing require the user to employ disciplined planning to avoid addressing conflicts. Communication to LTM4686B devices at global and rail addresses should be limited to command write operations.

#### **FAULT DETECTION AND HANDLING**

A variety of fault and warning reporting and handling mechanisms are available. Fault and warning detection capabilities include:

- Input OV/FAULT Protection and UV Warning
- Average Input OC Warn
- Output OV/UV Fault and Warn Protection
- Output OC Fault and Warn Protection
- Internal and External Overtemperature Fault and Warn Protection
- External Undertemperature Fault Protection
- CML Fault (Communication, Memory or Logic)
- External Fault Detection via the Bidirectional GPIOn Pins.

In addition, the LTM4686B can map any combination of fault indicators to their respective  $\overline{\text{GPIO}}n$  pin using the propagate  $\overline{\text{GPIO}}n$  response commands, MFR\_GPIO\_PROPAGATE n. Typical usage of a  $\overline{\text{GPIO}}$  pin is as a driver for an external crowbar device, overtemperature alert, overvoltage alert or

as an interrupt to cause a microcontroller to poll the fault commands. Alternatively, the  $\overline{\text{GPIO}}n$  pins can be used as inputs to detect external faults downstream of the controller that require an immediate response. The  $\overline{\text{GPIO0}}$  and/or  $\overline{\text{GPIO1}}$  pins can also be configured as power good outputs. Power good indicates the controller output is within the OV/UV fault thresholds. At power-up the pin will initially be three-state. If it is necessary to have the desired polarity on the pin at power-up in this configuration, attach a Schottky diode between the RUN pin of the propagated power good signal and the  $\overline{\text{GPIO}}$  pin. The Cathode must be attached to RUN and the Anode to the  $\overline{\text{GPIO}}$  pin (see Figure 1). If the  $\overline{\text{GPIO}}$  pin is set to a power good status, the MFR\_GPIO\_RESPONSE must be ignore otherwise a latched off condition exists.

As described in the Soft-Start section, it is possible to control start-up through concatenated events. If  $\overline{\text{GPIO}}n$  is used to drive the RUN pin of another controller, the unfiltered VOUT\_UV fault limit should be mapped to the  $\overline{\text{GPIO}}n$  pin.

Any fault or warning event will cause the ALERT pin to assert low unless the ALERT is masked by the SMBALERT MASK command. The pin will remain asserted low until the CLEAR FAULTS command is issued, the fault bit is written to a 1, the PMBus master successfully reads the device ARA register, bias power is cycled or a MFR RESET or RESTORE USER ALL command is issued. Channel specific faults are cleared if the RUN pins are toggled OFF/ ON or the part is commanded OFF/ON via PMBus. If bit 0 of MFR CONFIG ALL is set to a 1, toggling the RUN pins OFF/ON or commanding the part OFF/ON via PMBus clears all faults. The MFR GPIO PROPAGATEn command determines if the GPIO pins are pulled low when a fault is detected; however, the ALERT pin is always pulled low if a fault or warning is detected and the status bits are updated unless the ALERT pin is masked using the SMBALERT MASK command.

Output and input fault event handling is controlled by the corresponding fault response byte as specified in Table 24 to Table 28. Shutdown recovery from these types of faults can either be autonomous or latched. For autonomous recovery, the faults are not latched, so if the fault condition is not present after the retry interval has elapsed, a new soft-start is attempted. If the fault persists, the controller

will continue to retry. The retry interval is specified by the MFR\_RETRY\_DELAY command and prevents damage to the regulator components by repetitive power cycling. The MFR\_RETRY\_DELAY must be greater than 120ms. It can not exceed 83.88 seconds.

Channel-to-channel fault dependencies can be created by connecting GPIOn pins together. In the event of an internal fault, one or more of the channels is configured to pull the bussed  $\overline{\mathsf{GPIO}}n$  pins low. The other channels are then configured to shut down when the  $\overline{\mathsf{GPIO}}n$  pins are pulled low. For autonomous group retry, the faulted channel is configured to release the  $\overline{\mathsf{GPIO}}n$  pin(s) after a retry interval, assuming the original fault has cleared. All the channels in the group then begin a soft-start sequence. If the fault response is LATCH OFF, the  $\overline{\text{GPIO}}n$  pin remains asserted low until either the RUN pin is toggled OFF/ON or the part is commanded OFF/ON. The toggling of the RUN either by the pin or OFF/ON command will clear faults associated with the channel. If it is desired to have all faults cleared when either RUN pin is toggled, set bit 0 of MFR CONFIG ALL to a 1.

The status of all faults and warnings is summarized in the STATUS\_WORD and STATUS\_BYTE commands.

# RESPONSES TO V<sub>OUT</sub> AND I<sub>OUT</sub> FAULTS

 $V_{OUT}$  OV and UV conditions are monitored by comparators. The OV and UV limits are set in three ways.

- As a Percentage of the V<sub>OUT</sub> if Using the Resistor Configuration Pins
- In EEPROM if Either Programmed at the Factory or Through the GUI
- By PMBus Command

The  $I_{IN}$  and  $I_{OUT}$  overcurrent monitors are performed by ADC readings and calculations. Thus these values are based on average currents and can have a nominal time latency of up to 90ms. The  $I_{OUT}$  calculation accounts for the power inductor DCR and the temperature coefficient of the inductor's copper winding. The input current is equal to the sum of output current times the respective channel duty cycle plus the input offset current for each channel. If this calculated input current

exceeds the IIN\_OC\_WARN\_LIMIT the ALERT pin is pulled low and the IIN\_OC\_WARN bit is asserted in the STATUS\_INPUT register.

The LTM4686B provides the ability to ignore the fault, shut down and latch off or shut down and retry indefinitely (hiccup). The retry interval is set in MFR\_RETRY\_DELAY*n* and can be from 120ms to 83.88 seconds in 1ms increments. The shutdown for OV/UV and OC can be done immediately or after a user selectable deglitch time.

#### **Output Overvoltage Fault Response**

A programmable overvoltage comparator (OV) guards against transient overshoots as well as long-term overvoltages at the output. In such cases, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared *regardless of the PMBus VOUT\_OV\_FAULT\_RESPONSEn command byte value.* This hardware level fault response delay is typically 2µs from the overvoltage condition to BG asserted high. Using the VOUT\_OV\_FAULT\_RESPONSE*n* command, the user can select any of the following behaviors:

- OV Pull-Down Only (OV cannot be ignored)
- Shut Down (Stop Switching) Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR\_RETRY\_DELAYn

Either the Latch Off or Retry fault responses can be deglitched in increments of (0 to 7) • 10µs. See Table 24.

#### **Output Undervoltage Response**

The response to an undervoltage comparator output can be either:

- Ignore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR RETRY DELAYn

Either the Latch Off or Retry fault responses can be deglitched in increments of (0 to 7) • 10μs. See Table 25.

#### **Peak Output Overcurrent Fault Response**

Due to the current mode control algorithm, peak inductor current is always limited on a cycle by cycle basis. The value of the peak current limit is specified in the Electrical Characteristics table. The current limit circuit operates by limiting the COMP na maximum voltage. DCR sensing is used so the COMP na maximum voltage has a temperature dependency directly proportional to the TC of the DCR of the inductor. The LTM4686B automatically monitors the power stage temperature sensors and modifies the maximum allowed COMP na to compensate for this term.

The overcurrent fault processing circuitry can execute the following behaviors:

- Current Limit Indefinitely
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR\_RETRY\_DELAYn

The overcurrent responses can be deglitched in increments of (0 to 7) • 16ms. See Table 26.

#### **RESPONSES TO TIMING FAULTS**

TON\_MAX\_FAULT\_LIMIT*n* is the time allowed for V<sub>OUT</sub> to rise and settle at start-up. The TON\_MAX\_FAULT\_LIMIT*n* condition is predicated upon detection of the VOUT\_UV\_FAULT\_LIMIT*n* as the output is undergoing a SOFT\_START sequence. The TON\_MAX\_FAULT\_LIMIT*n* time is started after TON\_DELAY*n* has been reached and a SOFT\_START sequence is started. The resolution of the TON\_MAX\_FAULT\_LIMIT*n* is not reached within the TON\_MAX\_FAULT\_LIMIT*n* time, the response of this fault is determined by the value of the TON\_MAX\_FAULT\_RESPONSE*n* command value. This response may be one of the following:

- Ignore
- Shut Down (Stop Switching) Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR\_RETRY\_DELAYn

This fault response is not deglitched. A value of 0 in TON\_MAX\_FAULT\_LIMIT*n* means the fault is ignored. The TON\_MAX\_FAULT\_LIMIT*n* should be set longer than the TON\_RISE*n* time. It is recommended TON\_MAX\_FAULT\_LIMIT*n* always be set to a non-zero value, otherwise the output may never come up and no flag will be set to the user.

See Table 28.

### RESPONSES TO SVIN OV FAULTS

SV<sub>IN</sub> overvoltage is measured with the ADC; therefore, the response is naturally deglitched by up to the 90ms typical response time of the ADC. The fault responses are:

- Ignore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR RETRY DELAYn

See Table 28.

#### **RESPONSES TO OT/UT FAULTS**

#### **Internal Overtemperature Fault/Warn Response**

An internal temperature sensor protects against EEPROM damage. Above 85°C, no writes to EEPROM are recommended. Above 130°C, the internal over temperature warn threshold is exceeded and the part disables EEPROM writes and does not re-enable until the temperature has dropped to 125°C. When the die temperature exceed 160°C the internal over temperature fault response is enabled and the PWM is disabled until the die temperature drops below 150°C. Temperature is measured by the ADC. Internal temperature limits cannot be adjusted by the user.

See Table 27.

# External Overtemperature and Undertemperature Fault Response

Two temperature sensors within the LTM4686B are used to sense power stage temperature. The OT\_FAULT\_RESPONSE*n* and UT\_FAULT\_RESPONSE*n* commands

### **OPERATION**

are used to determine the appropriate response to an overtemperature and undertemperature condition, respectively.

The fault responses are:

- Ignore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR\_RETRY\_DELAYn

See Table 28.

### **RESPONSES TO EXTERNAL FAULTS**

When either GPIOn pin is pulled low, the OTHER bit is set in the STATUS\_WORD command, the appropriate bit is set in the STATUS\_MFR\_SPECIFC command, and the ALERT pin is pulled low. Responses are not deglitched. Each channel can be configured to ignore or shut down then retry in response to its GPIOn pin going low by modifying the MFR\_GPIO\_RESPONSEn command. To avoid the ALERT pin asserting low when GPIOn is pulled low, assert bit 1 of MFR\_CHAN\_CONFIGn, or mask the ALERT using the SMBALERT\_MASK command.

### **FAULT LOGGING**

The LTM4686B has fault logging capability. Data is logged into memory in the order shown in Table 30. The data to be stored in the fault log is being continuously stored in internal volatile memory. When a fault event occurs, the recording into internal volatile memory is halted, the fault log information is available from the MFR\_FAULT\_LOG command, and the contents of the internal memory are copied into EEPROM. Fault logging is allowed at temperatures above 85°C; however, retention of 10 years is not guaranteed. When the die temperature exceeds 130°C the fault logging is delayed until the die temperature drops below 125°C. After the fault condition that created the fault log event has been removed, clear the fault before the fault log data is erased, or else the part will immediately issue another fault log.

When the LTM4686B powers-up, it checks the EEPROM for a valid fault log. If a valid fault log exists in EEPROM, the "Valid Fault Log" bit in the STATUS\_MFR\_SPECIFIC command will be set and an ALERT event will be generated. Also, fault logging will be blocked until the LTM4686B has received a MFR\_FAULT\_LOG\_CLEAR command before fault logging will be re-enabled.

The information is stored in EEPROM in the event of any fault that disables the controller on either channel. An external  $\overline{\text{GPIO}}n$  pulling low will not trigger a fault logging event.

### **BUS TIMEOUT PROTECTION**

The LTM4686B implements a timeout feature to avoid hanging the serial interface. The data packet timer begins at the first START event before the device address write byte. Data packet information must be completed within 25ms or the LTM4686B will three-state the bus and ignore the given data packet. If more time is required, assert bit 3 of MFR\_CONFIG\_ALL to allow typical bus timeouts of 255ms. Data packet information includes the device address byte write, command byte, repeat start event (if a read operation), device address byte read (if a read operation), all data bytes and the PEC byte if applicable.

The LTM4686B allows longer PMBus timeouts for block read data packets. This timeout is proportional to the length of the block read. The additional block read timeout applies primarily to the MFR\_FAULT\_LOG command. In no circumstances will the timeout period be less than the  $t_{\mbox{\scriptsize TIMEOUT\_SMB}}$  specification of 32ms (typical).

The user is encouraged to use as high a clock rate as possible to maintain efficient data packet transfer between all devices sharing the serial bus interface. The LTM4686B supports the full PMBus frequency range from 10kHz to 400kHz.

### PMBUS COMMANDS

Table 1 lists supported PMBus commands and manufacturer specific commands. A complete description of these commands can be found in the "PMBus Power System Management Protocol Specification – Part II – Revision 1.2." Users are encouraged to reference this specification. Exceptions or manufacturer specific implementations are listed in Table 1.

All commands from 0xD0 through 0xFF not listed in this table are implicitly reserved by the manufacturer. Users should avoid blind writes within this range of commands to avoid undesired operation of the part. All commands from 0x00 through 0xCF not listed in this table are implicitly not supported by the manufacturer. Attempting to access non-supported or reserved commands may result in a CML

command fault event. All output voltage settings and measurements are based on the VOUT\_MODE setting of 0x14. This translates to an exponent of 2–12.

If PMBus commands are received faster than they are being processed, the part may become too busy to handle new commands. In these circumstances the part follows the protocols defined in the PMBus Specification v1.2, Part II, Section 10.8.7, to communicate that it is busy.

The part includes handshaking features to eliminate busy errors and simplify error handling software while ensuring robust communication and system behavior. Please refer to the PMBus Communication and Command Processing subsection in the Applications Information section for details.

**Table 1. Summary of Supported Commands** 

| PMBus COMMAND<br>NAME, OR FEATURE | CMD CODE<br>(REGISTER) | COMMAND OR FEATURE DESCRIPTION                                              | LTM4686B NVM FACTORY-DEFAULT VALUE AND/OR ATTRIBUTES                                                                                                                                                                           | PAGE |
|-----------------------------------|------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| PAGE                              | 0x00                   | Channel or page currently targeted for paged communications.                | 0x00, read/write, non-paged, not stored in NVM.                                                                                                                                                                                | 82   |
| OPERATION <i>n</i>                | 0x01                   | Operating mode control. On/off, margin high and margin low.                 | 0x80, read/write, paged, stored in user-editable NVM.                                                                                                                                                                          | 86   |
| ON_OFF_CONFIG <i>n</i>            | 0x02                   | RUN <i>n</i> pin and On/Off<br>Configuration.                               | 0x1F, read/write, paged, stored in user-editable NVM.                                                                                                                                                                          | 85   |
| CLEAR_FAULTS                      | 0x03                   | Clear any fault bits that have been set.                                    | Default value not applicable, send byte only, non-paged, not stored in NVM.                                                                                                                                                    | 109  |
| PAGE_PLUS_WRITE                   | 0x05                   | Write a command directly to a specified page.                               | Default value not applicable, write-only, non-paged, not stored in NVM.                                                                                                                                                        | 82   |
| PAGE_PLUS_READ                    | 0x06                   | Read a command directly from a specified page.                              | Default value not applicable, read/write, non-paged, not stored in NVM.                                                                                                                                                        | 83   |
| WRITE_PROTECT                     | 0x10                   | Level of protection provided by the device against accidental changes.      | 0x00, read/write, non-paged, stored in user-editable NVM.                                                                                                                                                                      | 83   |
| STORE_USER_ALL                    | 0x15                   | Store user operating memory to EEPROM (user-editable NVM).                  | Default value not applicable, send byte only, non-paged, not stored in NVM.                                                                                                                                                    | 120  |
| RESTORE_USER_ALL                  | 0x16                   | Restore user operating memory from EEPROM.                                  | Default value not applicable, send byte only, non-paged, not stored in NVM. Identical to MFR_RESET command (0xFD).                                                                                                             | 121  |
| CAPABILITY                        | 0x19                   | Summary of PMBus optional communication protocols supported by this device. | 0xB0, read-only, non-paged, not stored in NVM.                                                                                                                                                                                 | 108  |
| SMBALERT_MASK <i>n</i>            | 0x1B                   | Mask ALERT activity.                                                        | Default mask values: STATUS_VOUTn = 0x00, STATUS_IOUTn = 0x00, STATUS_INPUT = 0x00, STATUS_TEMPERATUREn = 0x00, STATUS_CML = 0x00, STATUS_MFR_SPECIFICn = 0x11.  Read/write, paged as indicated, 10 bytes total, stored in NVM | 110  |
| VOUT_MODE <i>n</i>                | 0x20                   | Output voltage format/exponent.                                             | 0x14 (2 <sup>-12</sup> ), read-only, paged, not stored in NVM.                                                                                                                                                                 | 90   |
| VOUT_COMMAND <i>n</i>             | 0x21                   | Nominal output voltage set point.                                           | 0x1000 (1.000V), read/write, paged, stored in user-editable NVM.                                                                                                                                                               | 91   |

**Table 1. Summary of Supported Commands** 

| Table 1. Summary of Supported Commands |      |                                                                                                                |                                                                                                                                                                                                                  |      |  |  |  |
|----------------------------------------|------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| PMBus COMMAND<br>NAME, OR FEATURE      |      | COMMAND OR FEATURE DESCRIPTION                                                                                 | LTM4686B NVM FACTORY-DEFAULT VALUE AND/OR ATTRIBUTES                                                                                                                                                             | PAGE |  |  |  |
| VOUT_MAX <i>n</i>                      | 0x24 | The upper limit on the commandable output voltage.                                                             | 0x3A14 (3.630V), read/write, paged, stored in user-editable NVM.                                                                                                                                                 | 90   |  |  |  |
| VOUT_MARGIN_<br>HIGH <i>n</i>          | 0x25 | Margin high output voltage set point. Must be greater than VOUT_COMMAND <i>n</i> .                             | 0x10CD (1.050V), read/write, paged, stored in user-editable NVM.                                                                                                                                                 | 91   |  |  |  |
| VOUT_MARGIN_<br>LOW <i>n</i>           | 0x26 | Margin low output voltage set point. Must be less than VOUT_COMMAND <i>n</i> .                                 | 0x0F33 (0.95V), read/write, paged, stored in user-editable NVM.                                                                                                                                                  | 91   |  |  |  |
| VOUT_TRANSITION_<br>RATE <i>n</i>      | 0x27 | The rate at which the output voltage changes when $V_{OUTn}$ is commanded to a new value via $I^2C$ .          | 0x08B33 (25mV/ms), read/write, paged, stored in user-editable NVM.                                                                                                                                               |      |  |  |  |
| FREQUENCY_<br>SWITCH                   | 0x33 | The switching frequency setting.                                                                               | 0x03E8 (1MHz), read/write, non-paged, stored in user-editable NVM.                                                                                                                                               | 88   |  |  |  |
| VIN_ON                                 | 0x35 | The undervoltage lockout (UVLO)-rising threshold.                                                              | 0xCA20 (4.250V)<br>Voltage as monitored on the "SV <sub>IN</sub> " pin, read/write, non-paged, stored in user-editable NVM.                                                                                      | 89   |  |  |  |
| VIN_OFF                                | 0x36 | The undervoltage lockout (UVLO)–falling threshold.                                                             | 0xCA00 (4.000V)<br>Voltage as monitored on the "SV <sub>IN</sub> " pin, read/write, non-paged, stored in user-editable NVM.                                                                                      | 89   |  |  |  |
| IOUT_CAL_GAIN <i>n</i>                 | 0x38 | The ratio of the voltage at the control IC's current-sense pins to the sensed current, in $m\Omega$ , at 25°C. | Trimmed at ATE, read/write, paged, stored in factory-only NVM. Writes to this register not recommended.                                                                                                          | 93   |  |  |  |
| VOUT_OV_FAULT_<br>LIMIT <i>n</i>       | 0x40 | Output overvoltage fault limit.                                                                                | 0x119A (1.100V), read/write, paged, stored in user-editable NVM.                                                                                                                                                 | 90   |  |  |  |
| VOUT_OV_FAULT_<br>RESPONSE <i>n</i>    | 0x41 | Action to be taken by the device when an output overvoltage fault is detected.                                 | 0x80 (immediate off; no retry), read/write, paged, stored in user-editable NVM.                                                                                                                                  | 100  |  |  |  |
| VOUT_OV_WARN_<br>LIMIT <i>n</i>        | 0x42 | Output overvoltage warning threshold.                                                                          | 0x1133 (1.075V), read/write, paged, stored in user-editable NVM.                                                                                                                                                 | 91   |  |  |  |
| VOUT_UV_WARN_<br>LIMIT <i>n</i>        | 0x43 | Output undervoltage warning threshold.                                                                         | 0x0ECD (0.925V), read/write, paged, stored in user-editable NVM.                                                                                                                                                 | 92   |  |  |  |
| VOUT_UV_FAULT_<br>LIMIT <i>n</i>       | 0x44 | Output undervoltage fault limit.                                                                               | 0x0E66 (0.900V), read/write, paged, stored in user-editable NVM.                                                                                                                                                 | 92   |  |  |  |
| VOUT_UV_FAULT_<br>RESPONSE <i>n</i>    | 0x45 | Action to be taken by the device when an output undervoltage fault is detected.                                | 0xB8 (non-latching shutdown; autonomous restart upon fault removal), read/write, paged, stored in user-editable NVM.                                                                                             | 101  |  |  |  |
| IOUT_OC_FAULT_<br>LIMIT <i>n</i>       | 0x46 | Output overcurrent fault threshold (cycle-by-cycle inductor peak current).                                     | 0xE240 (36A), read/write, paged, stored in user-editable NVM.                                                                                                                                                    | 94   |  |  |  |
| IOUT_OC_FAULT_<br>RESPONSE <i>n</i>    | 0x47 | Action to be taken by the device when an output overcurrent fault is detected.                                 | 0x00 (try to regulate through the fault condition/event; limit the cycle-by-cycle peak of the inductor current to not exceed the commanded IOUT_OC_FAULT_LIMIT), read/write, paged, stored in user-editable NVM. | 103  |  |  |  |
| IOUT_OC_WARN_<br>LIMIT <i>n</i>        | 0x4A | Output overcurrent warning threshold (time-averaged inductor current).                                         | 0xDA90 (20.5A), read/write, paged, stored in user-editable NVM.                                                                                                                                                  | 94   |  |  |  |
| OT_FAULT_LIMIT <i>n</i>                | 0x4F | Overtemperature fault threshold.                                                                               | 0xF200 (128°C), read/write, paged, stored in user-editable NVM.                                                                                                                                                  | 96   |  |  |  |

**Table 1. Summary of Supported Commands** 

| PMBus COMMAND<br>NAME, OR FEATURE   |      | COMMAND OR FEATURE DESCRIPTION                                                                                                                                                      | LTM4686B NVM FACTORY-DEFAULT VALUE AND/OR ATTRIBUTES                                                                            | PAGE |  |  |  |
|-------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| OT_FAULT_<br>RESPONSE <i>n</i>      | 0x50 | Action to be taken by the device when an overtemperature fault is detected via TSNS na.                                                                                             | 0x80 (immediate off; no retry), read/write, paged, stored in user-editable NVM.                                                 | 104  |  |  |  |
| OT_WARN_LIMIT <i>n</i>              | 0x51 | Overtemperature warning threshold.                                                                                                                                                  | 0xEBE8 (125°C), read/write, paged, stored in user-editable NVM.                                                                 | 96   |  |  |  |
| UT_FAULT_LIMIT <i>n</i>             | 0x53 | Undertemperature fault threshold.                                                                                                                                                   | . 0xE530 (-45°C), read/write, paged, stored in user-editable NVM.                                                               |      |  |  |  |
| UT_FAULT_<br>RESPONSE <i>n</i>      | 0x54 | Response to undertemperature fault events.                                                                                                                                          | 0x80 (immediate off; no retry), read/write, paged, stored in user-editable NVM, read/write, paged, stored in user-editable NVM. | 105  |  |  |  |
| VIN_OV_FAULT_<br>LIMIT              | 0x55 | Input supply (SV <sub>IN</sub> ) overvoltage fault limit.                                                                                                                           | 0xCB00 (6.000V), read/write, non-paged, stored in user-editable NVM.                                                            | 89   |  |  |  |
| VIN_OV_FAULT_<br>RESPONSE <i>n</i>  | 0x56 | Response to input overvoltage fault events.                                                                                                                                         | 0x80 (immediate off; no retry), read/write, paged, stored in user-editable NVM.                                                 | 99   |  |  |  |
| VIN_UV_WARN_<br>LIMIT               | 0x58 | Input undervoltage warning threshold.                                                                                                                                               | 0xCA0C (4.094V)<br>Voltage as measured on the "SV <sub>IN</sub> " pin, read/write, non-paged, stored in<br>user-editable NVM.   | 89   |  |  |  |
| IIN_OC_WARN_<br>LIMIT               | 0x5D | Input supply overcurrent warning threshold.                                                                                                                                         | 0xDBC0 (30A), read/write, non-paged, stored in user-editable NVM.                                                               | 93   |  |  |  |
| TON_DELAY <i>n</i>                  | 0x60 | Time from RUN <i>n</i> and/or OPERATION <i>n</i> on to output rail turn-on.                                                                                                         | 0x0000 (0ms), read/write, paged, stored in user-editable NVM.                                                                   | 97   |  |  |  |
| TON_RISE <i>n</i>                   | 0x61 | Time from when the output voltage reference starts to rise until it reaches its commanded setting.                                                                                  | 0xC200 (2ms), read/write, paged, stored in user-editable NVM.                                                                   | 97   |  |  |  |
| TON_MAX_FAULT_<br>LIMIT <i>n</i>    | 0x62 | Turn-on watchdog timeout fault threshold (time permitted for V <sub>OUTn</sub> to reach or exceed VOUT_UV_FAULT_LIMITn after turn-on command is received).                          | 0xD280 (10ms), read/write, paged, stored in user-editable NVM.                                                                  | 97   |  |  |  |
| TON_MAX_FAULT_<br>RESPONSE <i>n</i> | 0x63 | Action to be taken by the device when a TON_MAX_FAULT <i>n</i> event is detected.                                                                                                   | 0xB8 (non-latching shutdown; autonomous restart upon fault removal), read/write, paged, stored in user-editable NVM.            | 102  |  |  |  |
| TOFF_DELAYn                         | 0x64 | Time from RUN and/or Operation off to the start of TOFF_FALL <i>n</i> ramp.                                                                                                         | 0x0000 (0ms), read/write, paged, stored in user-editable NVM.                                                                   | 97   |  |  |  |
| TOFF_FALL <i>n</i>                  | 0x65 | Time from when the output voltage reference starts to fall until it reaches OV.                                                                                                     | 0xC280 (2.5ms), read/write, paged, stored in user-editable NVM.                                                                 | 98   |  |  |  |
| TOFF_MAX_WARN_<br>LIMIT <i>n</i>    | 0x66 | Turn-off watchdog timeout fault threshold (time permitted for $V_{OUTn}$ to decay to or below 12.5% of the commanded $V_{OUTn}$ value at the time of receiving a turn-off command). | 0xF320 (200ms), read/write, paged, stored in user-editable NVM.                                                                 | 98   |  |  |  |
| STATUS_BYTE <i>n</i>                | 0x78 | One byte summary of the unit's fault condition.                                                                                                                                     | Default value not applicable, read/write, paged, not stored in NVM.                                                             | 111  |  |  |  |
| STATUS_WORD <i>n</i>                | 0x79 | Two byte summary of the unit's fault condition.                                                                                                                                     | Default value not applicable, read/write, paged, not stored in NVM.                                                             | 111  |  |  |  |
| STATUS_VOUT <i>n</i>                | 0x7A | Output voltage fault and warning status.                                                                                                                                            | Default value not applicable, read/write, paged, not stored in NVM.                                                             | 112  |  |  |  |

**Table 1. Summary of Supported Commands** 

| PMBus COMMAND<br>NAME, OR FEATURE   |      | COMMAND OR FEATURE DESCRIPTION                                                                                | LTM4686B NVM FACTORY-DEFAULT VALUE AND/OR ATTRIBUTES                                                                                                                                                                | PAGE |
|-------------------------------------|------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| STATUS_IOUT <i>n</i>                | 0x7B | Output current fault and warning status.                                                                      | Default value not applicable, read/write, paged, not stored in NVM.                                                                                                                                                 | 112  |
| STATUS_INPUT                        | 0x7C | Input supply (SV <sub>IN</sub> ) fault and warning status.                                                    | Default value not applicable, read/write, non-paged, not stored in NVM.                                                                                                                                             | 112  |
| STATUS_<br>TEMPERATURE <sub>n</sub> | 0x7D | TSNS <i>n</i> a <sup>-</sup> sensed temperature fault and warning status for READ_TEMERATURE_1 <sub>n</sub> . | Default value not applicable, read/write, paged, not stored in NVM.                                                                                                                                                 | 113  |
| STATUS_CML                          | 0x7E | Communication and memory fault and warning status.                                                            | Default value not applicable, read/write, non-paged, not stored in NVM.                                                                                                                                             | 113  |
| STATUS_MFR_<br>SPECIFIC <i>n</i>    | 0x80 | Manufacturer specific fault and state information.                                                            | Default value not applicable, read/write, paged, not stored in NVM.                                                                                                                                                 | 113  |
| READ_VIN                            | 0x88 | Measured input supply (SV <sub>IN</sub> ) voltage.                                                            | Default value not applicable, read-only, non-paged, not stored in NVM.                                                                                                                                              | 117  |
| READ_IIN                            | 0x89 | Calculated total input supply current.                                                                        | Default value not applicable, read-only, non-paged, not stored in NVM.                                                                                                                                              | 117  |
| READ_VOUT <i>n</i>                  | 0x8B | Measured output voltage.                                                                                      | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                  | 117  |
| READ_IOUT <i>n</i>                  | 0x8C | Measured output current.                                                                                      | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                  | 117  |
| READ_<br>TEMPERATURE_1 <sub>n</sub> | 0x8D | Measurement of TSNS <i>n</i> a <sup>-</sup> sensed temperature.                                               | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                  | 117  |
| READ_<br>TEMPERATURE_2              | 0x8E | Measured control IC junction temperature.                                                                     | Default value not applicable, read-only, non-paged, not stored in NVM.                                                                                                                                              | 118  |
| READ_DUTY_CYCLEn                    | 0x94 | Measured duty cycle of MT <i>n</i> .                                                                          | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                  | 118  |
| READ_POUT <i>n</i>                  | 0x96 | Calculated output power.                                                                                      | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                  | 118  |
| PMBUS_REVISION                      | 0x98 | PMBus revision supported by this device.                                                                      | 0x22 (Revision 1.2 of Part I and Revision 1.2 of Part II of PMBus Specification documents), read-only, non-paged, not stored in NVM.                                                                                | 108  |
| MFR_ID                              | 0x99 | Manufacturer identification, in ASCII                                                                         | "LTC", read-only, non-paged.                                                                                                                                                                                        | 108  |
| MFR_MODEL                           | 0x9A | Manufacturer's part number, in ASCII                                                                          | "LTM4686", read-only, non-paged. Note: The MFR_MODEL value is "LTM4686". The value consists of 8 ASCII characters and the last character is a blank space punctuation character (""), i.e., ASCII code 0x20 or 32d. | 109  |
| MFR_SERIAL                          | 0x9E | Serial number of this specific unit.                                                                          | Up to nine bytes of custom-formatted data that identify the unit's configuration, read-only, non-paged.                                                                                                             | 109  |
| MFR_VOUT_MAX <i>n</i>               | 0xA5 | Maximum allowed output voltage.                                                                               | 0x5B34 (5.700V) on both channels. Read-only, paged, not stored in user-editable NVM.                                                                                                                                | 92   |
| USER_DATA_00                        | 0xB0 | OEM reserved data.                                                                                            | Read/write, non-paged, stored in user-editable NVM. Recommended against altering.                                                                                                                                   | 108  |
| USER_DATA_01 <i>n</i>               | 0xB1 | OEM reserved data.                                                                                            | Read/write, paged, stored in user-editable NVM. Recommended against altering.                                                                                                                                       | 108  |
| USER_DATA_02                        | 0xB2 | OEM reserved data.                                                                                            | Read/write, non-paged, stored in user-editable NVM. Recommended against altering.                                                                                                                                   |      |
| USER_DATA_03 <i>n</i>               | 0xB3 | User-editable words available for the user.                                                                   | 0x0000, read/write, paged, stored in user-editable NVM.                                                                                                                                                             |      |
| USER_DATA_04                        | 0xB4 | A user-editable word available for the user.                                                                  | 0x0000, read/write, non-paged, stored in user-editable NVM.                                                                                                                                                         | 108  |
| MFR_INFO                            | 0xB6 | Manufacturing specific information                                                                            | Default value not applicable, read only, non-paged, not stored in NVM Bit 5 is $0_b$ when ECC has made a correction to data derived from the EEPROM user space.                                                     |      |

**Table 1. Summary of Supported Commands** 

| PMBus COMMAND NAME, OR FEATURE     |      | COMMAND OR FEATURE DESCRIPTION                                                                                       | LTM4686B NVM FACTORY-DEFAULT VALUE AND/OR ATTRIBUTES                                                                                                                                                                                                                                                                                                                | PAGE |  |  |
|------------------------------------|------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|
| MFR_EE_UNLOCK                      | 0xBD | Unlock user EEPROM for access<br>by MFR_EE_ERASE and MFR_EE_<br>DATA commands.                                       | Default value not applicable, read/write, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                             | 126  |  |  |
| MFR_EE_ERASE                       | 0xBE | Initialize user EEPROM for bulk programming by MFR_EE_DATA.                                                          | Default value not applicable, read/write, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                             | 126  |  |  |
| MFR_EE_DATA                        | 0xBF | Data transferred to and from<br>EEPROM using sequential PMBus<br>word reads or writes. Supports<br>bulk programming. | Default value not applicable, read/write, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                             | 126  |  |  |
| MFR_CHAN_<br>CONFIG_* <sub>n</sub> | 0xD0 | Channel-specific configuration bits.                                                                                 | 0x1D, read/write, paged, stored in user-editable NVM. Register is name "MFR_CHAN_CONFIG" and referred to as "MFR_CHAN_CONFIG_LTM468X" in LTpowerPlay.                                                                                                                                                                                                               |      |  |  |
| MFR_CONFIG_ALL_*                   | 0xD1 | Global configuration bits, i.e., common to both V <sub>OUT</sub> channels 0 and 1.                                   | 0x09, read/write, non-paged, stored in user-editable NVM. Bit 4 configures whether the SYNC drive circuit is active $(0_b)$ or inactive $(1_b)$ ; Bit 3 configures whether the Stuck PMBus Timer Timeout is 150ms for Block Reads and 32ms for Non-Block Reads $(0_b)$ or 250ms for all Reads $(1_b)$ .  Register is named "MFR_CONFIG_ALL_LTM468X" in LTpowerPlay. | 85   |  |  |
| MFR_GPIO_<br>PROPAGATE_* <i>n</i>  | 0xD2 | Configuration bits for propagating faults to the GPIOn pins.                                                         | 0x7993, read/write, paged, stored in user-editable NVM. Register is named "MFR_GPI0_PROPAGATE" and referred to as "MFR_GPI0_PROPAGATE_LTM468X" in LTpowerPlay.                                                                                                                                                                                                      | 106  |  |  |
| MFR_PWM_<br>MODE_* n               | 0xD4 | Configuration for the PWM engine of each V <sub>OUT</sub> channel.                                                   | $0xC3$ , read/write, paged, stored in user-editable NVM. Bit 1 commands whether the output is in high range $(0_b)$ or low range $(1_b)$ . Bit 0 commands whether the output is operating in Forced Continuous Conduction Mode $(1_b)$ or Discontinuous Mode $(0_b)$ .  Command is named MFR_PWM_MODE and referred to as MFR_PWM_                                   | 87   |  |  |
|                                    |      |                                                                                                                      | MODE_LTM468X in LTpowerPlay.                                                                                                                                                                                                                                                                                                                                        |      |  |  |
| MFR_GPIO_<br>RESPONSE <i>n</i>     | 0xD5 | Action to be taken by the device when the GPIOn pin is asserted low by circuitry external to the unit.               | 0x00 (none; ignore), read/write, paged, stored in user-editable NVM.                                                                                                                                                                                                                                                                                                | 107  |  |  |
| MFR_OT_FAULT_<br>RESPONSE          | 0xD6 | Action to be taken by the device when a control IC junction overtemperature fault is detected.                       | 0xC0 (make the respective output's power stage high impedance, i.e., three-stated; autonomous restart upon fault removal), read-only, non-paged, not stored in user-editable NVM.                                                                                                                                                                                   | 104  |  |  |
| MFR_IOUT_PEAK <i>n</i>             | 0xD7 | Maximum measured value of READ_IOUT <i>n</i> since the last MFR_CLEAR_PEAKS.                                         | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                                                                                                                                                                  | 119  |  |  |
| MFR_ADC_CONTROL                    | 0xD8 | ADC telemetry parameter for repeated fast ADC readback.                                                              | 0x00, read/write, not paged, not stored in NVM. Allows telemetry readback rates up to 125Hz instead of 10Hz, nominal.                                                                                                                                                                                                                                               | 119  |  |  |
| MFR_ADC_<br>TELEMETRY_<br>STATUS   | 0xDA | ADC status during short-loop.                                                                                        | Default value not applicable, read/write, not paged, not stored in NVM. ADC status indicating most recently digitized telemetry when engaged in short round-robin loop (MFR_ADC_CONTROL = 0x0D)                                                                                                                                                                     | 120  |  |  |
| MFR_RETRY_<br>DELAY <i>n</i>       | 0xDB | Retry interval during fault-retry mode.                                                                              | 0xFABC (350ms), read/write, paged, stored in user-editable NVM.                                                                                                                                                                                                                                                                                                     | 99   |  |  |
| MFR_RESTART_<br>DELAY <i>n</i>     | 0xDC | Minimum interval (nominal) the RUN <i>n</i> pin is pulled logic low by internal circuitry.                           | 0xF320 (200ms), read/write, paged, stored in user-editable NVM.                                                                                                                                                                                                                                                                                                     |      |  |  |
| MFR_VOUT_PEAK <i>n</i>             | 0xDD | Maximum measured value of READ_VOUT <i>n</i> since the last MFR_CLEAR_PEAKS.                                         | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                                                                                                                                                                  |      |  |  |
| MFR_VIN_PEAK                       | 0xDE | Maximum measured value of READ_VIN since the last MFR_CLEAR_PEAKS.                                                   | Default value not applicable, read-only, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                              | 118  |  |  |

**Table 1. Summary of Supported Commands** 

| Table 1. Summary of Supported Commands  |      |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |  |  |  |
|-----------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| PMBus COMMAND<br>NAME, OR FEATURE       |      | COMMAND OR FEATURE DESCRIPTION                                                                                                                                                                   | LTM4686B NVM FACTORY-DEFAULT VALUE AND/OR ATTRIBUTES                                                                                                                                                                                                                                                                                                                                                                                                           | PAGE |  |  |  |
| MFR_<br>TEMPERATURE_1_<br>PEAK <i>n</i> | 0xDF | Maximum value of TSNS <i>n</i> a measured temperature since the last MFR_CLEAR_PEAKS.                                                                                                            | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                             | 118  |  |  |  |
| MFR_CLEAR_PEAKS                         | 0xE3 | Clears all peak values.                                                                                                                                                                          | Default value not applicable, send byte only, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                    | 110  |  |  |  |
| MFR_PADS                                | 0xE5 | Digital status of the I/O pads.                                                                                                                                                                  | Default value not applicable, read-only, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                         | 114  |  |  |  |
| MFR_ADDRESS                             | 0xE6 | LTM4686B's I <sup>2</sup> C slave address, right-justified.                                                                                                                                      | 0x4F, read/write, non-paged, stored in user-editable NVM. Bits[6:4] represent the user-configurable upper 3 bits of the 7-bit slave address of the device. Bits[3:0] are dictated by the ASEL resistor pin-strap setting. Setting this command to 0x80 disables device-specific addressing.                                                                                                                                                                    | 84   |  |  |  |
| MFR_SPECIAL_ID                          | 0xE7 | Manufacturer code representing IC silicon and revision                                                                                                                                           | 0x477X, read-only, non-paged.                                                                                                                                                                                                                                                                                                                                                                                                                                  | 109  |  |  |  |
| MFR_IIN_OFFSET <sub>n</sub>             | 0xE9 | Coefficient used in calculations of READ_IIN and MFR_READ_IIN $_n$ , representing the contribution of input current drawn by the control IC, including the MOSFET drivers.                       | 0x9315 (0.04816A), read/write, paged, stored in user-editable NVM.                                                                                                                                                                                                                                                                                                                                                                                             | 92   |  |  |  |
| MFR_FAULT_LOG_<br>STORE                 | 0xEA | Commands a transfer of the fault log from RAM to EEPROM. This causes the part to behave as if a channel has faulted off.                                                                         | Default value not applicable, send byte only, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                    | 126  |  |  |  |
| MFR_FAULT_LOG_<br>CLEAR                 | 0xEC | Initialize the EEPROM block reserved for fault logging and clear any previous fault logging locks.                                                                                               | Default value not applicable, send byte only, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                    | 126  |  |  |  |
| MFR_READ_IIN <sub>n</sub>               | 0xED | Calculated input current, by channel.                                                                                                                                                            | Default value not applicable, read-only, paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                             | 117  |  |  |  |
| MFR_FAULT_LOG                           | 0xEE | Fault log data bytes. This sequentially retrieved data is used to assemble a complete fault log.                                                                                                 | Default value not applicable, read-only, non-paged, stored in fault-log NVM.                                                                                                                                                                                                                                                                                                                                                                                   | 125  |  |  |  |
| MFR_COMMON                              | 0xEF | Manufacturer status bits that are common across multiple ADI PSM ICs/modules.                                                                                                                    | Default value not applicable, read-only, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                         | 114  |  |  |  |
| MFR_COMPARE_<br>USER_ALL                | 0xF0 | Compares current command contents (RAM) with NVM.                                                                                                                                                | Default value not applicable, send byte only, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                    | 121  |  |  |  |
| MFR_<br>TEMPERATURE_2_<br>PEAK          | 0xF4 | Maximum measured control IC junction temperature since last MFR_CLEAR_PEAKS.                                                                                                                     | Default value not applicable, read-only, non-paged, not stored in NVM.                                                                                                                                                                                                                                                                                                                                                                                         | 118  |  |  |  |
| MFR_PWM_<br>CONFIG_*                    | 0xF5 | Configuration bits for setting the phase interleaving angles of Channels 0 and 1, SHARE_CLK behavior in UVLO, and using the fully differential amplifier to regulate paralleled output channels. | 0x10, read/write, non-paged, stored in user-editable NVM. When bit 7 is 0 <sub>b</sub> , Channel 1's output is regulated by the $V_{OSNS1}$ and SGND feedback signals. When bit 7 is 1 <sub>b</sub> , Channel 1's output is regulated by the $V_{OSNS0}$ + and $V_{OSNS0}$ – feedback signals. Only set bit 7 to 1 <sub>b</sub> for PolyPhase rail applications. The command is named MFR_PWM_CONFIG and referred to as MFR_PWM_CONFIG_LTM468X in LTpowerPlay. | 88   |  |  |  |
| MFR_IOUT_CAL_<br>GAIN_TC <i>n</i>       | 0xF6 | Temperature coefficient of the current sensing element.                                                                                                                                          | 0x0F14 (3860ppm/°C), read/write, paged, stored in user-editable NVM.                                                                                                                                                                                                                                                                                                                                                                                           | 93   |  |  |  |
| MFR_TEMP_1_GAIN <i>n</i>                | 0xF8 | Sets the slope of the temperature sensors that interface to TSNS <i>na</i> .                                                                                                                     | 0x3FAE (0.995, in custom units), read/write, paged, stored in user-editable NVM.                                                                                                                                                                                                                                                                                                                                                                               | 95   |  |  |  |

### **Table 1. Summary of Supported Commands**

| PMBus COMMAND<br>Name, or feature |      | COMMAND OR FEATURE DESCRIPTION                                                     | LTM4686B NVM FACTORY-DEFAULT VALUE AND/OR ATTRIBUTES                                                       | PAGE |  |  |  |
|-----------------------------------|------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------|--|--|--|
| MFR_TEMP_1_<br>OFFSET <i>n</i>    | 0xF9 | Sets the offset of the TSNS <i>na</i> temperature sensor with respect to –273.1°C. | 0x8000 (0.0), read/write, paged, stored in NVM.                                                            | 95   |  |  |  |
| MFR_RAIL_<br>ADDRESS <i>n</i>     | 0xFA | Common address for PolyPhase outputs to adjust common parameters.                  | 0x80, read/write, paged, stored in NVM.                                                                    | 84   |  |  |  |
| MFR_RESET                         | 0xFD | Commanded reset without requiring a power down.                                    | Default value not applicable, send byte only, non-paged, not stored in NVM. Identical to RESTORE_USER_ALL. | 86   |  |  |  |

Table 2.  $V_{OUT,nCFG}$  Pin Strapping Look-Up Table for the LTM4686B's Output Voltage, Coarse Setting (Not Applicable if MFR CONFIG ALL[6] =  $1_h$ )

| R <sub>VOUT<i>n</i> CFG</sub> *<br>(kΩ) | V <sub>OUTn</sub> (V) SETTING<br>COARSE | MFR_PWM_MODE <i>n</i> [1] BIT                                    |
|-----------------------------------------|-----------------------------------------|------------------------------------------------------------------|
| Open                                    | NVM                                     | NVM                                                              |
| 32.4                                    | See Table 3                             | See Table 3                                                      |
| 22.6                                    | 3.3                                     | 0                                                                |
| 18.0                                    | 3.1                                     | 0                                                                |
| 15.4                                    | 2.9                                     | 0                                                                |
| 12.7                                    | 2.7                                     | 0                                                                |
| 10.7                                    | 2.5                                     | 0, if V <sub>TRIMn</sub> > 0mV<br>1, if V <sub>TRIMn</sub> ≤ 0mV |
| 9.09                                    | 2.3                                     | 1                                                                |
| 7.68                                    | 2.1                                     | 1                                                                |
| 6.34                                    | 1.9                                     | 1                                                                |
| 5.23                                    | 1.7                                     | 1                                                                |
| 4.22                                    | 1.5                                     | 1                                                                |
| 3.24                                    | 1.3                                     | 1                                                                |
| 2.43                                    | 1.1                                     | 1                                                                |
| 1.65                                    | 0.9                                     | 1                                                                |
| 0.787                                   | 0.7                                     | 1                                                                |
| 0                                       | 0.5                                     | 1                                                                |

<sup>\*</sup>R<sub>VOUTnCFG</sub> value indicated is nominal. Select R<sub>VOUTnCFG</sub> from a resistor vendor such that its value is always within 3% of the value indicated in the table. Take into account resistor initial tolerance, T.C.R. and resistor operating temperatures, soldering heat/IR reflow, and endurance of the resistor over its lifetime. Thermal shock/cycling, moisture (humidity) and other effects (depending on one's specific application) could also affect R<sub>VOUTnCFG</sub>'s value over time. All such effects must be taken into account in order for resistor pin strapping to yield the expected result at every SV<sub>IN</sub> power-up and/or every execution of MFR\_RESET or RESTORE\_USER\_ALL, over the lifetime of one's product.

Table 3.  $V_{TRIMnCFG}$  Pin Strapping Look-Up Table for the LTM4686B's Output Voltage, Fine Adjustment Setting (Not Applicable if MFR CONFIG ALL[6] =  $1_h$ )

| R <sub>VTRIMπCFG</sub> * (kΩ) Open | $V_{TRIM}$ (mV) FINE ADJUSTMENT TO $V_{OUTn}$ SETTING WHEN $R_{VOUTn}$ CFG $\neq$ 32.4k $\Omega$ | VOUT COMMAND $n$ SETTING (V) WHEN RVOUT $n$ CFG = 32.4 $k$ $\Omega$ NVM | MFR_PWM_<br>MODE <i>n</i> [1] BIT<br>0, if VOUT_OV_ |
|------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------|
| 32.4                               | 99                                                                                               |                                                                         | FAULT_LIMIT <i>n</i><br>> 2.75V                     |
| 22.6                               | 86.625                                                                                           |                                                                         | 1, if VOUT_OV_                                      |
| 18.0                               | 74.25                                                                                            |                                                                         | FAULT_LIMIT <i>n</i>                                |
| 15.4                               | 61.875                                                                                           |                                                                         | ≤ 2.75V                                             |
| 12.7                               | 49.5                                                                                             |                                                                         |                                                     |
| 10.7                               | 37.125                                                                                           | Do Not Use                                                              | 0                                                   |
| 9.09                               | 24.75                                                                                            | Do Not Use                                                              | 0                                                   |
| 7.68                               | 12.375                                                                                           | Do Not Use                                                              | 0                                                   |
| 6.34                               | -12.375                                                                                          | Do Not Use                                                              | 0                                                   |
| 5.23                               | -24.75                                                                                           | Do Not Use                                                              | 0                                                   |
| 4.22                               | -37.125                                                                                          | Do Not Use                                                              | 0                                                   |
| 3.24                               | -49.5                                                                                            | Do Not Use                                                              | 0                                                   |
| 2.43                               | -61.875                                                                                          | Do Not Use                                                              | 0                                                   |
| 1.65                               | -74.25                                                                                           | Do Not Use                                                              | 0                                                   |
| 0.787                              | -86.625                                                                                          | 3.50                                                                    | 0                                                   |
| 0                                  | -99                                                                                              | 3.46                                                                    | 0                                                   |

<sup>\*</sup>R<sub>VTRIMnCFG</sub> value indicated is nominal. Select R<sub>VTRIMnCFG</sub> from a resistor vendor such that its value is always within 3% of the value indicated in the table. Take into account resistor initial tolerance, T.C.R. and resistor operating temperatures, soldering heat/IR reflow, and endurance of the resistor over its lifetime. Thermal shock/cycling, moisture (humidity) and other effects (depending on one's specific application) could also affect R<sub>VTRIMnCFG</sub>'s value over time. All such effects must be taken into account in order for resistor pin strapping to yield the expected result at every SV<sub>IN</sub> power-up and/or every execution of MFR\_RESET or RESTORE\_USER\_ALL, over the lifetime of one's product.

Table 4.  $F_{SWPHCFG}$  Pin Strapping Look-Up Table to Set the LTM4686B's Switching Frequency and Channel Phase-Interleaving Angle (Not Applicable if MFR CONFIG ALL[6] =  $1_h$ )

| R <sub>FSWPHCFG</sub> * (kΩ) | SWITCHING<br>Frequency (kHz)    | $\theta_{\text{SYNC}}$ TO $\theta_{0}$ | θ <sub>SYNC</sub> ΤΟ θ <sub>1</sub> | BITS [2:0] OF<br>MFR_PWM_CONFIG             | BIT [4] OF<br>MFR_CONFIG_ALL              |
|------------------------------|---------------------------------|----------------------------------------|-------------------------------------|---------------------------------------------|-------------------------------------------|
| Open                         | NVM; LTM4686B<br>Default = 1000 | NVM; LTM4686B<br>Default = 0°          | NVM; LTM4686B<br>Default = 180°     | NVM; LTM4686B<br>Default = 000 <sub>b</sub> | NVM; LTM4686B<br>Default = 0 <sub>b</sub> |
| 15.4                         | 575                             | 0°                                     | 180°                                | 000 <sub>b</sub>                            | 0 <sub>b</sub>                            |
| 12.7                         | 650                             | 0°                                     | 180°                                | 000 <sub>b</sub>                            | 0 <sub>b</sub>                            |
| 10.7                         | 750                             | 0°                                     | 180°                                | 000 <sub>b</sub>                            | 0 <sub>b</sub>                            |
| 9.09                         | 1000                            | 0°                                     | 180°                                | 000 <sub>b</sub>                            | 0 <sub>b</sub>                            |
| 7.68                         | 500                             | 120°                                   | 240°                                | 100 <sub>b</sub>                            | 0 <sub>b</sub>                            |
| 6.34                         | 500                             | 90°                                    | 270°                                | 001 <sub>b</sub>                            | 0 <sub>b</sub>                            |
| 5.23                         | Sync Slave**                    | 0°                                     | 240°                                | 010 <sub>b</sub>                            | 1 <sub>b</sub>                            |
| 4.22                         | Sync Slave**                    | 0°                                     | 120°                                | 011 <sub>b</sub>                            | 1 <sub>b</sub>                            |
| 3.24                         | Sync Slave**                    | 60°                                    | 240°                                | 101 <sub>b</sub>                            | 1 <sub>b</sub>                            |
| 2.43                         | Sync Slave**                    | 120°                                   | 300°                                | 110 <sub>b</sub>                            | 1 <sub>b</sub>                            |
| 1.65                         | Sync Slave**                    | 90°                                    | 270°                                | 001 <sub>b</sub>                            | 1 <sub>b</sub>                            |
| 0.787                        | Sync Slave**                    | 0°                                     | 180°                                | 000 <sub>b</sub>                            | 1 <sub>b</sub>                            |
| 0                            | Sync Slave**                    | 120°                                   | 240°                                | 100 <sub>b</sub>                            | 1 <sub>b</sub>                            |

<sup>\*</sup> R<sub>FSWPHCFG</sub> value indicated is nominal. Select R<sub>FSWPHCFG</sub> from a resistor vendor such that its value is always within 3% of the value indicated in the table. Take into account resistor initial tolerance, T.C.R. and resistor operating temperatures, soldering heat/IR reflow, and endurance of the resistor over its lifetime. Thermal shock/cycling, moisture (humidity) and other effects (depending on one's specific application) could also affect R<sub>FSWPHCFG</sub>'s value over time. All such effects must be taken into account in order for resistor pin-strapping to yield the expected result at every SV<sub>IN</sub> power-up and/or every execution of MFR\_RESET or RESTORE\_USER\_ALL, over the lifetime of one's product.

<sup>\*\*</sup> The "Sync Slave" setting results in MFR\_CONFIG\_ALL[4] being set to 1<sub>b</sub> and FREQUENCY\_SWITCH being set according to user-configurable EEPROM contents corresponding to Command 0x33 (factory default: 1MHz). In this configuration, the module's switching frequency synchronizes to the SYNC signal, provided that the SYNC pin is driven in a manner consistent with specifications (see Switching Frequency and Phase subsection of the Applications Information section for details).

Table 5. ASEL Pin Strapping Look-Up Table to Set the LTM4686B's MFR\_ADDRESS (Applicable Regardless of MFR CONFIG ALL[6] Setting)

| R <sub>ASEL</sub> * (kΩ) | SLAVE ADDRESS             |
|--------------------------|---------------------------|
| Open                     | MFR_ADDRESS[6:0]_R/W      |
| 32.4                     | MFR_ADDRESS[6:4]_1111_R/W |
| 22.6                     | MFR_ADDRESS[6:4]_1110_R/W |
| 18.0                     | MFR_ADDRESS[6:4]_1101_R/W |
| 15.4                     | MFR_ADDRESS[6:4]_1100_R/W |
| 12.7                     | MFR_ADDRESS[6:4]_1011_R/W |
| 10.7                     | MFR_ADDRESS[6:4]_1010_R/W |
| 9.09                     | MFR_ADDRESS[6:4]_1001_R/W |
| 7.68                     | MFR_ADDRESS[6:4]_1000_R/W |
| 6.34                     | MFR_ADDRESS[6:4]_0111_R/W |
| 5.23                     | MFR_ADDRESS[6:4]_0110_R/W |
| 4.22                     | MFR_ADDRESS[6:4]_0101_R/W |
| 3.24                     | MFR_ADDRESS[6:4]_0100_R/W |
| 2.43                     | MFR_ADDRESS[6:4]_0011_R/W |
| 1.65                     | MFR_ADDRESS[6:4]_0010_R/W |
| 0.787                    | MFR_ADDRESS[6:4]_0001_R/W |
| 0                        | MFR_ADDRESS[6:4]_0000_R/W |

where:

R/W = Read/Write bit in control byte.

All PMBus device addresses listed in the specification are 7 bits wide unless otherwise noted.

Note: The LTM4686B will always respond to slave address 0x5A and 0x5B regardless of the NVM or ASEL resistor configuration values.

Table 6. LTM4686B MFR\_ADDRESS Command Examples Expressed in 7- and 8-Bit Addressing

| DESCRIPTION             |      | EVICE<br>RESS<br>8 BIT | BIT<br>7 | BIT<br>6 | BIT<br>5 | BIT<br>4 | BIT<br>3 | BIT<br>2 | BIT<br>1 | BIT<br>0 | R/W |
|-------------------------|------|------------------------|----------|----------|----------|----------|----------|----------|----------|----------|-----|
| Rail <sup>4</sup>       | 0x5A | 0xB4                   | 0        | 1        | 0        | 1        | 1        | 0        | 1        | 0        | 0   |
| Global <sup>4</sup>     | 0x5B | 0xB6                   | 0        | 1        | 0        | 1        | 1        | 0        | 1        | 1        | 0   |
| Default                 | 0x4F | 0x9E                   | 0        | 1        | 0        | 0        | 1        | 1        | 1        | 1        | 0   |
| Example 1               | 0x40 | 0x80                   | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 0   |
| Example 2               | 0x41 | 0x82                   | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 1        | 0   |
| Disabled <sup>2,3</sup> |      |                        | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0   |

Note 1: This table can be applied to the MFR\_RAIL\_ADDRESS*n* command, but not the MFR\_ADDRESS command.

Note 2: A disabled value in one command does not disable the device, nor does it disable the Global address.

Note 3: A disabled value in one command does not inhibit the device from responding to device addresses specified in other commands.

Note 4: It is not recommended to write the value 0x00, 0x0C (7 bit), 0x5A (7 bit), 0x5B (7 bit), or 0x7C (7 bit) to the MFR\_RAIL\_ADDRESS n or MFR ADDRESS commands.

<sup>\*</sup>R<sub>ASEL</sub> value indicated is nominal. Select R<sub>ASEL</sub> from a resistor vendor such that its value is always within 3% of the value indicated in the table. Take into account resistor initial tolerance, T.C.R. and resistor operating temperatures, soldering heat/IR reflow, and endurance of the resistor over its lifetime. Thermal shock cycling, moisture (humidity) and other effects (depending on one's specific application) could also affect R<sub>ASEL</sub>'s value over time. All such effects must be taken into account in order for resistor pin-strapping to yield the expected result at every SV<sub>IN</sub> power-up and/or every execution of MFR\_RESET or RESTORE\_USER\_ALL, over the lifetime of one's product.

### **VIN TO VOUT STEP-DOWN RATIOS**

There are restrictions in the maximum  $V_{IN}$  and  $V_{OUT}$  stepdown ratio that can be achieved for a given input voltage. Each output of the LTM4686B is capable of 95% duty cycle at 500kHz, but the  $V_{IN}$  to  $V_{OUT}$  minimum dropout is still a function of its load current and will limit output current capability related to high duty cycle on the topside switch. Minimum on-time  $t_{ON(MIN)}$  is another consideration in operating at a specified duty cycle while operating at a certain frequency due to the fact that  $t_{ON(MIN)} < D/f_{SW}$ , where D is duty cycle and  $f_{SW}$  is the switching frequency.  $t_{ON(MIN)}$  is specified in the electrical parameters as 45ns. See Note 6 in the Electrical Characteristics section for output current guideline.

### **INPUT CAPACITORS**

The LTM4686B module should be connected to a low AC-impedance DC source. For the regulator input four  $22\mu F$  input ceramic capacitors are used to handle the RMS ripple current. A  $47\mu F$  to  $100\mu F$  surface mount aluminum electrolytic bulk capacitor can be used for more input bulk capacitance. This bulk input capacitor is only needed if the input source impedance is compromised by long inductive leads, traces or not enough source capacitance. If low impedance power planes are used, then this bulk capacitor is not needed.

For a buck converter, the switching duty-cycle can be estimated with Equation 2.

$$D_n = \frac{V_{OUT_n}}{V_{IN_n}} \tag{2}$$

Without considering the inductor current ripple, for each output, the RMS current of the input capacitor can be estimated with Equation 3.

$$I_{\text{CIN}n(\text{RMS})} = \frac{I_{\text{OUT}n(\text{MAX})}}{\eta\%} \bullet \sqrt{D_n \bullet (1 - D_n)}$$
 (3)

In the above equation,  $\eta\%$  is the estimated efficiency of the power module. The bulk capacitor can be a switcher-rated electrolytic aluminum capacitor, or a Polymer capacitor.

### **OUTPUT CAPACITORS**

The LTM4686B is designed for low output voltage ripple noise and good transient response. The bulk output capacitors defined as C<sub>OUT</sub> are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements. Cour can be a low ESR tantalum capacitor, a low ESR polymer capacitor or ceramic capacitor. The typical output capacitance range for each output is from 400µF to 700µF. Additional output filtering may be required by the system designer, if further reduction of output ripple or dynamic transient spikes is required. Table 20 shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot during a 5A/µs transient. The table optimizes total equivalent ESR and total bulk capacitance to optimize the transient performance. Stability criteria are considered in the Table 20 matrix, and the Analog Devices, Inc. µModule Power Design Tool will be provided for stability analysis. Multiphase operation reduces effective output ripple as a function of the number of phases. Analog Devices Application Note 77 discusses this noise reduction versus output ripple current cancellation, but the output capacitance should be considered carefully as a function of stability and transient response. The Analog Devices, Inc. µModule Power Design Tool can calculate the output ripple reduction as the number of implemented phases increases by N times. A small value  $10\Omega$  resistor can be placed in series from  $V_{OUT}$  to the V<sub>OSNS0</sub><sup>+</sup> or V<sub>OSNS1</sub> pin to allow for a bode plot analyzer to inject a signal into the control loop and validate the regulator stability.

### **LIGHT LOAD CURRENT OPERATION**

The LTM 4686B has two modes of operation: high efficiency, discontinuous conduction mode or forced continuous conduction mode. The mode of operation is configured by bit 0 of the MFR\_PWM\_MODE n command (discontinuous conduction is always the start-up mode, forced continuous is the default running mode).

If a channel is enabled for discontinuous mode operation, the inductor current is not allowed to reverse. The reverse current comparator, I<sub>REV</sub>, turns off the bottom MOSFET (MBn) just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller can operate in discontinuous (pulseskipping)operation. In forced continuous operation, the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined solely by the voltage on the COMP na pin. In this mode, the efficiency at light loads is lower than discontinuous mode operation. However, continuous mode exhibits lower output ripple and less interference with audio circuitry. Forced continuous conduction mode may result in reverse inductor current, which can cause the input supply to boost. The VIN OV FAULT LIMIT can detect this (if  $SV_{IN}$  is connected to  $V_{IN0}$  and/or  $V_{IN1}$ ) and turn off the offending channel. However, this fault is based on an ADC read and can nominally take up to 90ms to detect. If there is a concern about the input supply boosting, keep the part in discontinuous conduction operation.

#### SWITCHING FREQUENCY AND PHASE

The switching frequency of the LTM4686B's channels is established by its analog phase-locked-loop (PLL) locking on to the clock present at the module's SYNC pin. The clock waveform on the SYNC pin can be generated by the LTM4686B's internal circuitry when an external pull-up resistor to 3.3V (e.g., V<sub>DD33</sub>) is provided, in combination with the LTM4686B control IC's FREQUENCY SWITCH command being set to one of the following supported values: 500kHz, 575kHz, 650kHz, 750kHz, 1MHz (see Table 8 for hexadecimal values). In this configuration, the module is called a "sync master": using the factory-default setting of MFR CONFIG ALL[4] =  $0_h$ SYNC becomes a bidirectional open-drain pin, and the LTM4686B pulls SYNC logic low for nominally 500ns at a time, at the prescribed clock rate. The SYNC signal can be bused to other LTM4686B modules (configured as "sync slaves"), for purposes of synchronizing switching frequencies of multiple modules within a system—but only one LTM4686B should be configured as a "sync master"; the other LTM4686B(s) should be configured as "sync slaves".

There are two recommended ways to configure an LTM4686B as a "sync slave":

- Apply an appropriate pin-strap resistor setting on the F<sub>SWPHCFG</sub> pin (see Table 4), and use the factory-default setting MFR\_CONFIG\_ALL[6] = 0<sub>b</sub>. This configures MFR\_CONFIG\_ALL[4] = 1<sub>b</sub> and FREQUENCY\_SWITCH according to EEPROM settings (0x03E8 factory default, corresponding to 1MHz). The LTM4686B's SYNC pin thus becomes a high impedance input and the module synchronizes its frequency to that of the externally applied clock, provided that the frequency of the externally applied clock exceeds ~45% of the target frequency (FREQUENCY\_SWITCH). If the SYNC clock is absent, the module responds by operating at its target frequency, indefinitely. If and when the SYNC clock is restored, the module automatically phase-locks to the SYNC clock as normal.
- Set FREQUENCY\_SWITCH to 0x0000 and MFR\_CONFIG\_ALL[4] = 1<sub>b</sub>. Using MFR\_CONFIG\_ALL[4] = 1<sub>b</sub>, the LTM4686B's SYNC pin becomes a high impedance input, only—i.e., it does not drive SYNC low. The module synchronizes its frequency to that of the clock applied to its SYNC pin. The only shortcoming of this approach is: in the absence of an externally applied clock, the switching frequency of the module will default to the low end of its frequency-synchronization capture range.

The FREQUENCY\_SWITCH command can be altered via  $I^2C$  commands, but only when switching action is disengaged, i.e., the module's outputs are turned off. The FREQUENCY\_SWITCH command takes on the value stored in NVM at  $SV_{IN}$  power-up, but is overridden according to a resistor pin-strap applied between the  $F_{SWPHCFG}$  pin and SGND only if the module is configured to respect resistor pin-strap settings (MFR\_CONFIG\_ALL[6] =  $O_b$ ). Table 4 highlights available resistor pin-strap and corresponding FREQUENCY\_SWITCH settings.

The relative phasing of all active channels in a PolyPhase rail should be optimally phased. The relative phasing of each rail is 360°/n, where n is the number of phases in the rail. MFR\_PWM\_CONFIG[2:0] configures channel relative phasing with respect to the SYNC pin. Phase relationship values are indicated with 0° corresponding to the falling edge of SYNC being coincident with the turn-on of the top MOSFETs, MTn.

The MFR\_PWM\_CONFIG command can be altered via  $I^2C$  commands, but only when switching action is disengaged, i.e., the module's outputs are turned off. The MFR\_PWM\_CONFIG command takes on the value stored in NVM at  $SV_{IN}$  power-up, but is overridden according to a resistor pin-strap applied between the  $F_{SWPHCFG}$  pin and SGND only if the module is configured to respect resistor pin-strap settings (MFR\_CONFIG\_ALL[6] =  $O_b$ ). Table 4 highlights available resistor pin-strap and corresponding MFR\_PWM\_CONFIG[2:0] settings.

Some combinations of FREQUENCY\_SWITCH and MFR\_PWM\_CONFIG[2:0] are not available by resistor pin-strapping the F<sub>SWPHCFG</sub> pin. All combinations of supported values for FREQUENCY\_SWITCH and MFR\_PWM\_CONFIG[2:0] can be configured by NVM programming—or, I<sup>2</sup>C transactions, provided switching action is disengaged, i.e., the module's outputs are turned off.

Care must be taken to minimize capacitance on SYNC to assure that the pull-up resistor versus the capacitor load has a low enough time constant for the application to form a "clean" clock. (See "Open-Drain Pins", later in this section.)

When an LTM4686B is configured as a sync slave, it is permissible for external circuitry to drive the SYNC pin from a current-limited source (less than 10mA), rather than using a pull-up resistor. Any external circuitry must not drive high with arbitrarily low impedance at  $SV_{IN}$  power-up, because the SYNC output can be low impedance until NVM contents have been downloaded to RAM.

Recommended LTM4686B switching frequencies of operation for many common V<sub>IN</sub>-to-V<sub>OLIT</sub> applications are indicated in Table 7. When the two channels of an LTM4686B are stepping input voltage(s) down to output voltages whose recommended switching frequencies in Table 7 are significantly different, operation at the higher of the two recommended switching frequencies is preferable, but minimum on-time must be considered. (See Minimum On-Time Considerations section.) For example, consider an application in which it is desired for an LTM4686B to stepdown 5V<sub>IN</sub> to 0.6V<sub>OLIT</sub> on Channel 0, and 5V<sub>IN</sub> to 3.3V<sub>OLIT</sub> on Channel 1: according to Table 7, the recommended switching frequency is 500kHz and 1MHz, respectively. However, the switching frequency setting of the LTM4686B is common to both channels. Based on the aforementioned guidance, operation at 1MHz would be preferred—in order to keep inductor ripple currents reasonable. The on-time for a  $5V_{IN}$ -to-0.6 $V_{OLIT}$  condition at 1MHz is 120ns, thus meeting the 90ns guardband recommendation. Therefore, for this particular example, the recommended switching frequency becomes 1MHz.

Table 7. Recommended Switching Frequency for Various  $V_{IN}$ -to- $V_{OUT}$  Step-Down Scenarios

|                     | 2.5V <sub>IN</sub> | 3.3V <sub>IN</sub> | 5V <sub>IN</sub> |
|---------------------|--------------------|--------------------|------------------|
| 0.6V <sub>OUT</sub> | 425kHz             | 425kHz             | 500kHz           |
| 0.7V <sub>OUT</sub> | 500kHz             | 500kHz             | 575kHz           |
| 0.8V <sub>OUT</sub> | 500kHz             | 575kHz             | 650kHz           |
| 0.9V <sub>OUT</sub> | 575kHz             | 575kHz             | 650kHz           |
| 1V <sub>OUT</sub>   | 575kHz             | 650kHz             | 750kHz           |
| 1.2V <sub>OUT</sub> | 575kHz             | 750kHz             | 1MHz             |
| 1.5V <sub>OUT</sub> | 575kHz             | 750kHz             | 1MHz             |
| 1.8V <sub>OUT</sub> | 575kHz             | 750kHz             | 1MHz             |
| 2.5V <sub>OUT</sub> | N/A                | 650kHz             | 1MHz             |
| 3.3V <sub>OUT</sub> | N/A                | N/A                | 1MHz             |

The current drawn by the  $SV_{IN}$  pin of the LTM4686B is not digitized or computed. A value representing the estimated  $SV_{IN}$  current is located in the MFR\_IIN\_OFFSETn command, and is used in the computations of input current readback telemetry, namely READ\_IIN and and MFR\_READ\_IINn. The recommended setting of MFR\_IIN\_OFFSETn is found in Table 8. The same value should be used for MFR\_IIN\_OFFSET0 and MFR\_IIN\_OFFSET1 (i.e., Pages 0x00 and 0x01).

Rev. 0

Table 8. Recommended MFR\_IIN\_OFFSET*n* Setting vs Switching Frequency Setting

| SWITCHING<br>FREQUENCY<br>(kHz)                  | FREQUENCY_<br>SWITCH<br>COMMAND<br>VALUE (HEX.) | RECOMMENDED<br>MFR_IIN_<br>OFFSET <i>n</i><br>SETTING (mA) | RECOMMENDED<br>MFR_IIN_<br>OFFSET <i>n</i><br>SETTING (HEX.) |
|--------------------------------------------------|-------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|
| 500                                              | 0xFBE8                                          | 29.56                                                      | 0x8BC9                                                       |
| 575                                              | 0x023F                                          | 32.35                                                      | 0x9212                                                       |
| 650                                              | 0x028A                                          | 35.14                                                      | 0x9240                                                       |
| 750                                              | 0x02EE                                          | 38.86                                                      | 0x927D                                                       |
| 1000                                             | 0x03E8                                          | 48.16                                                      | 0x9315                                                       |
| Sync. to<br>External Clock,<br>f <sub>SYNC</sub> | N/A                                             | 0.0372 • f <sub>SYNC</sub> + 10.96                         | *                                                            |

<sup>\*</sup>See Appendix C: PMBus Command Details, L11 data format.

#### MINIMUM ON-TIME CONSIDERATIONS

Minimum on-time, t<sub>ON(MIN)</sub>, is the smallest time duration that the LTM4686B is capable of turning on the top MOSFET. It is determined by internal timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum ontime limit and care should be taken to ensure Equation 6.

$$t_{ON(MIN)} < \frac{V_{OUTn}}{V_{INn} \cdot f_{OSC}}$$
 (6)

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase.

The minimum on-time for the LTM4686B is 45ns, nominal, guardband to 90ns.

# VARIABLE DELAY TIME, SOFT-START AND OUTPUT VOLTAGE RAMPING

The LTM4686B must enter its run state prior to soft-start. The RUNn pins are released after the part initializes and  $SV_{IN}$  is greater than the VIN\_ON threshold. If multiple LTM4686Bs are used in an application, they should be configured to share the same RUNn pins. They all hold their respective RUNn pins low until all devices initialize and  $SV_{IN}$  exceeds the VIN\_ON threshold for all devices.

The SHARE\_CLK pin assures all the devices connected to the signal use the same time base.

After the RUN*n* pin releases, the controller waits for the user-specified turn-on delay (TON\_DELAY*n*) prior to initiating an output voltage ramp. Multiple LTM4686Bs and other ADI parts can be configured to start with variable delay times. To work correctly, all devices use the same timing clock (SHARE\_CLK) and all devices must share the RUN*n* pin. This allows the relative delay of all parts to be synchronized. The actual variation in the delay will be dependent on the highest clock rate of the devices connected to the SHARE\_CLK pin (all Analog Devices, ICs are configured to allow the fastest SHARE\_CLK signal to control the timing of all devices). The SHARE\_CLK signal can be ±5% in frequency, thus the actual time delays will have some variance.

Soft-start is performed by actively regulating the load voltage while digitally ramping the target voltage from 0V to the commanded voltage set point. The rise time of the voltage ramp can be programmed using the TON\_RISE*n* command to minimize inrush currents associated with the start-up voltage ramp. The soft-start feature is disabled by setting TON\_RISE*n* to any value less than 0.250ms. The LTM4686B performs the necessary math internally to assure the voltage ramp is controlled to the desired slope. However, the voltage slope can not be any faster than the fundamental limits of the power stage. The number of steps in the ramp is equal to TON\_RISE/0.1ms. Therefore, the shorter the TON\_RISE*n* time setting, the more jagged the soft-start ramp appears.

The LTM4686B PWM always operates in discontinuous mode during the TON\_RISE*n* operation. In discontinuous mode, the bottom MOSFET (MB*n*) is turned off as soon as reverse current is detected in the inductor. This allows the regulator to start up into a prebiased load.

There is no analog tracking feature in the LTM4686B; however, two outputs can be given the same TON\_RISE*n* and TON\_DELAY*n* times to achieve ratiometric rail tracking. Because the RUN*n* pins are released at the same time and both units use the same time base (SHARE\_CLK), the outputs track very closely. If the circuit is in a PolyPhase configuration, all timing parameters must be the same.

Coincident rail tracking can be achieved by setting two outputs to have the same turn-on/off slew rates, identical turn-on delays, and appropriately chosen turn-off delays (see Equation 7 through Equation 9).

$$\frac{VOUT\_COMMAND_{RAIL1}}{TON\_RISE_{RAIL1}} = \frac{VOUT\_COMMAND_{RAIL2}}{TON\_RISE_{RAIL2}}$$
 and 
$$\frac{VOUT\_COMMAND_{RAIL1}}{TOFF\_FALL_{RAIL1}} = \frac{VOUT\_COMMAND_{RAIL2}}{TOFF\_FALL_{RAIL2}}$$
 and 
$$\frac{TON\_DELAY_{RAIL1}}{TOFF\_DELAY_{RAIL1}} = \frac{VOUT\_COMMAND_{RAIL2}}{TOFF\_DELAY_{RAIL1}}$$
 and 
$$\frac{TOFF\_DELAY_{RAIL1}}{TOFF\_DELAY_{RAIL2}} = \frac{VOUT\_COMMAND_{RAIL1}}{VOUT\_COMMAND_{RAIL2}}$$
 (8) 
$$\bullet TOFF\_FALL_{RAIL2}$$
 or else 
$$\frac{VOUT\_COMMAND_{RAIL2}}{VOUT\_COMMAND_{RAIL2}} = \frac{VOUT\_COMMAND_{RAIL1}}{VOUT\_COMMAND_{RAIL1}}$$
 (9) 
$$\frac{VOUT\_COMMAND_{RAIL2}}{VOUT\_COMMAND_{RAIL1}}$$
 (9)

The described method of start-up sequencing is time based. For concatenated events it is possible to control the RUN pin based on the  $\overline{\text{GPIO}}n$  pin of a different controller (see Figure 1). The  $\overline{\text{GPIO}}n$  pin can be configured to release when the output voltage of the converter is greater than the VOUT\_UV\_FAULT\_LIMITn. It is recommended to use the unfiltered  $V_{OLIT}$  UV fault limit because there is little appreciable time delay between the converter crossing the UV threshold and the  $\overline{\mathsf{GPIO}}n$  pin releasing. The unfiltered output can be enabled by the MFR GPIO PROPAGATE n[12] setting. (Refer to the MFR section of the PMBus commands in Appendix C: PMBus Command Details). The unfiltered signal may have some glitching as the V<sub>OLIT</sub> signal transitions through the comparator threshold. A small digital filter of 250µs internally deglitches the  $\overline{\text{GPIO}}n$  pins. If the TON\_RISE time is greater than 100ms, the deglitch filter should be complimented with an externally applied capacitor between GPIOn and ground—to further filter the waveform. The RC time-constant of the filter should be set sufficiently fast to assure no appreciable delay is incurred. For most applications, a value of 300µs to 500µs will provide sufficient filtering without significantly delaying the trigger event.

### **DIGITAL SERVO MODE**

For maximum accuracy in the regulated output voltage, enable the digital servo loop by asserting bit 6 of the MFR PWM MODE*n* command. In digital servo mode, the LTM4686B adjusts the regulated output voltage based on the ADC voltage reading. Every 90ms the digital servo loop steps the LSB of the DAC (nominally 1.375mV or 0.6875mV depending on the voltage range bit, MFR PWM MODEn[1]) until the output is at the correct ADC reading. At power-up this mode engages after TON MAX FAULT LIMIT*n* unless the limit is set to 0 (infinite). If the TON MAX FAULT LIMITn is set to 0 (infinite), the servo begins after TON\_RISEn is complete and  $V_{OLITn}$ has exceeded VOUT UV FAULT LIMITn and IOUT OCn is not present. This same point in time is when the output changes from discontinuous to the mode commanded by MFR\_PWM\_MODEn[0]. Refer to Figure 2 for details on the  $V_{OUT_n}$  waveform under time based sequencing.



Figure 2. Timing Controlled Vout Rise

•TOFF FALL<sub>RAII 1</sub>

If the TON\_MAX\_FAULT\_LIMIT*n* is set to a value greater than 0 and the TON\_MAX\_FAULT\_RESPONSE*n* is set to ignore (0x00), the servo begins:

- 1. After the TON\_RISE<sub>n</sub> sequence is complete
- 2. After the TON\_MAX\_FAULT\_LIMIT*n* time is reached; and
- 3. After the VOUT\_UV\_FAULT\_LIMIT*n* has been exceed or the IOUT\_OC\_FAULT\_LIMIT*n* is no longer active.

If the TON\_MAX\_FAULT\_LIMIT *n* is set to a value greater than 0 and the TON\_MAX\_FAULT\_RESPONSE *n* is not set to ignore (0X00), the servo begins:

- 1. After the TON\_RISE<sub>n</sub> sequence is complete;
- 2. After the TON\_MAX\_FAULT\_LIMIT*n* time has expired and both VOUT\_UV\_FAULT*n* and IOUT\_OC\_FAULT*n* are not present.

The maximum rise time is limited to 1.3 seconds.

In a PolyPhase configuration it is recommended only one of the control loops have the digital servo mode enabled. This will assure the various loops do not work against each other due to slight differences in the reference circuits.

### **SOFT OFF (SEQUENCED OFF)**

In addition to a controlled start-up, the LTM4686B also supports controlled turn-off. The TOFF\_DELAYn and TOFF\_FALLn functions are shown in Figure 3. TOFF\_FALLn is processed when the RUNn pin goes low or if the module is commanded off. If the module faults off or  $\overline{\text{GPIO}}n$  is pulled low externally and the module is programmed to respond to this (MFR\_GPIO\_RESPONSEn = 0xC0), the output three-states (becomes high impedance) rather than exhibiting a controlled ramp. The output then decays as a function of the load.

The output voltage operates as shown in Figure 3 so long as the part is in forced continuous mode and the TOFF\_FALL n time is sufficiently slow that the power stage can achieve the desired slope. The TOFF\_FALL n time can only be met if the power stage and controller can sink sufficient current to assure the output is at zero volts by the end of the fall time interval. If the TOFF\_FALL n

time is set shorter than the time required to discharge the load capacitance, the output will not reach the desired zero volt state. At the end of TOFF\_FALL*n*, the controller ceases to sink current and V<sub>OUTn</sub> decays at the natural rate determined by the load impedance. If the controller is in discontinuous mode, the controller does not pull negative current and the output becomes pulled low by the load, not the power stage. The maximum fail time is limited to 1.3 seconds. The number of steps in the ramp is equal to TOFF\_FALL/0.1ms.Therefore, the shorter the TOFF\_FALL*n* setting, the more jagged the TOFF\_FALL*n* ramp appears.



Figure 3. TOFF\_DELAY n and TOFF\_FALL n

### **UNDERVOLTAGE LOCKOUT**

The LTM4686B is initialized by an internal threshold-based UVLO where  $SV_{IN}$  must be approximately 4V and INTV<sub>CC</sub>,  $V_{DD33}$ ,  $V_{DD25}$  must be within approximately 20% of the regulated values. In addition,  $V_{DD33}$  must be within approximately 7% of the targeted value before the LTM4686B releases its RUN*n* pins. After the part has initialized, an additional comparator monitors  $SV_{IN}$ . The VIN\_ON threshold must be exceeded before the power sequencing can begin. When  $SV_{IN}$  drops below the VIN\_OFF threshold, the LTM4686B ceases PWM action and  $SV_{IN}$  must increase above the VIN\_ON threshold before the controller will restart. The normal start-up sequence will be allowed after the VIN\_ON threshold is crossed.

It is possible to program the contents of the NVM in the application if the  $V_{DD33}$  supply is externally driven. This activates the digital portion of the LTM4686B without engaging the high voltage sections. PMBus communications are valid in this supply configuration. If  $SV_{IN}$  has not been applied to the LTM4686B, MFR\_COMMON[3] will

be asserted low, indicating that NVM has not initialized. If this condition is detected, the part will only respond to addresses 0x5A and 0x5B. To initialize the part issue the following set of commands: global address 0x5B command 0xBD data 0x2B followed by global address 0x5B command 0xBD and data 0xC4. The part will now respond to the correct address. Configure the part as desired then issue a STORE\_USER\_ALL. When SV<sub>IN</sub> is applied a MFR\_RESET or RESTORE\_USER\_ALL, command must be issued to allow the PWM to be enabled and valid ADC conversions to be read.

### **FAULT DETECTION AND HANDLING**

The LTM4686B GPIOn pins are configurable to indicate a variety of faults including OV/UV, OC, OT, timing faults, peak overcurrent faults. In addition the GPIOn pins can be pulled low by external sources to indicate to the LTM4686B the presence of a fault in some other portion of the system. The fault response is configurable via PMBus Command Code names with a \_RESPONSE suffix and allows the following options:

- Ignore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAYn

Refer to Appendix C and the PMBus specification for more details.

The OV response is automatic and rapid. If an OV is detected, MTn is turned off and BGn is turned on, until the OV condition clears.

Fault logging is available on the LTM4686B. The fault logging is configurable to automatically store data when a fault occurs that causes the unit to fault off. The header portion of the fault logging table contains peak values. It is possible to read these values at any time. This data will be useful while troubleshooting the fault.

If the LTM4686B internal temperature is in excess of 85°C or below 0°C, the write into the NVM is not recommended. The data will still be held in RAM, unless the 3.3V supply UVLO threshold is reached. If the die temperature exceeds 130°C all NVM communication is disabled until the die

temperature drops below 125°C, with the exception of the RESTORE\_USER\_ALL command, which is valid at any temperature.

#### **OPEN-DRAIN PINS**

Note that up to nine pull-up resistors are required for proper operation of the LTM4686B:

- Three for the SMBus/I<sup>2</sup>C interface (the SCL, SDA, and ALERT pins); two, only if the system SMBus host does not make use of the ALERT interrupt. (These are 5V tolerant).
- One each for the RUN0 and RUN1 pins (or, just one to RUN0 and RUN1, if RUN0 and RUN1 are electrically connected together). (These are 5V tolerant).
- One each for GPIOO and GPIO1 (or, just one to GPIOO and GPIO1, if GPIOO and GPIO1 are electrically connected together). (These are 3.3V tolerant).
- One on SHARE\_CLK, required, for the LTM4686B to establish a heartbeat time base for timing-related operations and functions (output voltage ramp-up timing, voltage margining transition timing, SYNC open-drain drive frequency). (SHARE CLK is 3.3V tolerant).
- One on SYNC, in order for the LTM4686B to phase lock to the frequency generated by the open-drain output of its digital engine. EXCEPTION: in some applications, it is desirable to drive the LTM4686B's SYNC pin with a hard-driven (low impedance) external clock. This is the only scenario where the LTM4686B does not require a pull-up resistor on SYNC. However, be aware that the SYNC pin can be low impedance during NVM initialization, i.e., during download of EEPROM contents to RAM (for ~50ms [Note 12] after SV<sub>IN</sub> power is applied). Therefore, the hard-driven clock signal should only be applied to the LTM4686B SYNC pin through a series resistor whose impedance limits current into the SYNC pin during NVM initialization to less than 10mA. If FREQUENCY SWITCH = 0x0000, any clock signal should be provided prior to the RUNn pins toggle from logic low to logic high, or else the switching frequency of the LTM4686B will start off at the low end of its PLL-capture range until the SYNC clock becomes established. (SYNC is 3.3V tolerant).

Rev. 0

All the above pins interface to pull-down transistors within the module that can sink 3mA at 0.4V. The low threshold on the pins is 0.8V; thus, plenty of margin on the digital signals with 3mA of current. For 3.3V pins, 3mA of current is a 1.1k resistor. Unless there are transient speed issues associated with the RC time constant of the resistor pull-up and parasitic capacitance to ground, a 10k resistor or larger is generally recommended.

For high speed signals such as the SDA, SCL and SYNC, a lower value resistor may be required. The RC time constant should be set to 1/3 to 1/5 the required rise time to avoid timing issues. For a 100pF load and a 400kHz PMBus communication rate, the rise time must be less than 300ns. The resistor pull-up on the SDA and SCL pins with the time constant set to 1/3 the rise time is give by Equation 4.

$$R_{PULLUP} = \frac{t_{RISE}}{3 \cdot 100pF} = 1k \tag{4}$$

Be careful to minimize parasitic capacitance on the SDA and SCL pins to avoid communication problems. To estimate the loading capacitance, monitor the signal in question and measure how long it takes for the desired signal to reach approximately 63% of the output value. This is one time constant.

The SYNC pin interfaces to a pull-down transistor within the module whose output is held low for nominally 500ns per switching period. If the internal oscillator is set for 500kHz and the load is 100pF and a 3x time constant is required, the resistor calculation is given by Equation 5.

$$R_{PULLUP} = \frac{2\mu s - 500ns}{3 \cdot 100pF} = 5k$$
 (5)

The closest 1% resistor is 4.99k.

If timing errors are occurring or if the SYNC frequency is not as fast as desired, monitor the waveform and determine if the RC time constant is too long for the application. If possible reduce the parasitic capacitance. If not reduce the pull up resistor sufficiently to assure proper timing.

# PHASE-LOCKED LOOP AND FREQUENCY SYNCHRONIZATION

The LTM4686B has a phase-locked loop (PLL) comprised of an internal voltage-controlled oscillator (VCO) and a phase detector. The PLL is locked to the falling edge of the SYNC pin. The phase relationship between channel 0, channel 1 and the falling edge of SYNC is controlled by the lower 3 bits of the MFR\_PWM\_CONFIG command. For PolyPhase applications, it is recommended all the phases be spaced evenly. Thus for a 2-phase system the signals should be 180° out of phase and a 4-phase system should be spaced 90°.

The phase detector is an edge-sensitive digital type that provides a known phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock.

The output of the phase detector is a pair of complementary current sources that charge or discharge the internal filter network. The PLL lock range is guaranteed between 450kHz and 1.05MHz.

The PLL has a lock detection circuit. If the PLL should lose lock during operation, bit 4 of the STATUS\_MFR\_ SPECIFIC command is asserted and the ALERT pin is pulled low. The fault can be cleared by writing a 1 to the bit. If the user does not wish to see the PLL\_FAULT, even if a synchronization clock is not available at power up, bit 3 of the MFR\_CONFIG\_ALL command must be asserted.

If the SYNC signal is not clocking in the application, the PLL runs at the lowest free running frequency of the VCO. This will be well below the intended PWM frequency of the application and may cause undesirable operation of the converter.

If the PWM (SWn) signal appears to be running at too high a frequency, monitor the SYNC pin. Extra transitions on the falling edge will result in the PLL trying to lock on to noise instead of the intended signal. Review routing of digital control signals and minimize crosstalk to the SYNC signal to avoid this problem. Multiple LTM4686Bs are required to share the SYNC pin in PolyPhase configurations; for other configurations, it is optional. If the SYNC

pin is shared between LTM4686Bs, only one LTM4686B can be programmed with a frequency output. All the other LTM4686Bs must be configured for external clock (MFR\_CONFIG\_ALL[4] =  $1_b$ , and/or see Table 4).

# R<sub>CONFIG</sub> PIN-STRAPS (EXTERNAL RESISTOR CONFIGURATION PINS)

The LTM4686B default NVM is programmed to respect the RCONFIG pins. If a user wishes the output voltage, PWM frequency and phasing and the address to be set without programming the part or purchasing specially programmed parts, the RCONFIG pins can be used to establish these parameters—provided MFR\_CONFIG\_  $ALL[6] = 0_h$ . The RCONFIG pins only require a resistor terminating to SGND of the LTM4686B. The RCONFIG pins are only monitored at initial power up and during a reset (MFR RESET or RESTORE USER ALL) so modifying their values perhaps using a DAC after the part is powered will have no effect. To assure proper operation, the value of RCONFIG resistors applied to the LTM4686B pin-strapping pins must not deviate more than ±3% away from the target nominal values indicated in lookup Table 2 to Table 5, over the lifetime of the product. Thin film, 1% tolerance (or better), ±50ppm/°C-T.C.R. rated (or better) resistors from vendors such as KOA Speer, Panasonic, Vishay and Yageo are good candidates. Noisy clock signals should not be routed near these pins. Note that bits [3:0] of MFR ADDRESS are dictated by the ASEL pin-strap resistor regardless of the setting of MFR CONFIG ALL[6].

#### **VOLTAGE SELECTION**

When an output voltage is set using the RCONFIG pins on VOUTn\_CFG and VTRIMn\_CFG (MFR\_CONFIG\_ALL[6] =  $0_b$ ), the following parameters are set as a percentage of the output voltage:

| • | VOUT_ | _0V_ | _FAULT_ | _LIMIT | +10% |
|---|-------|------|---------|--------|------|
|---|-------|------|---------|--------|------|

| • | VOUT | MARGIN | L0 | -5% |
|---|------|--------|----|-----|
|   |      |        |    |     |

# CONNECTING THE USB TO THE I<sup>2</sup>C/SMBus/PMBus CONTROLLER TO THE LTM4686B IN SYSTEM

The ADI USB to I<sup>2</sup>C/SMBus/PMBus controller can be interfaced to the LTM4686B on the user's board for programming, telemetry and system debug. The controller, when used in conjunction with LTpowerPlay, provides a powerful way to debug an entire power system. Faults are quickly diagnosed using telemetry, fault status registers and the fault log. The final configuration can be quickly developed and stored to the LTM4686B EEPROM.

Figure 4 and Figure 5 illustrate the application schematics for powering, programming and communicating with one or more LTM4686Bs via the ADI  $\rm I^2C/SMBus/PMBus$  controller regardless of whether or not system power is present. If system power is not present the dongle will power the LTM4686B through the  $\rm V_{DD33}$  supply pin. To initialize the part when  $\rm SV_{IN}$  is not applied and the  $\rm V_{DD33}$  pin is powered use global address 0x5B command 0xBD data 0x2B followed by address 0x5B command 0xBD data 0xC4. The part can now be communicated with, and the project file updated. To write the updated project file to the NVM issue a STORE\_USER\_ALL command. When  $\rm SV_{IN}$  is applied, a MFR\_RESET or RESTORE\_USER\_ALL must be issued to allow the PWM to be enabled and valid ADCs to be read.

Because of the controllers limited current sourcing capability, only the LTM4686Bs, their associated pull-up resistors and the  $I^2C$  pull-up resistors should be powered from the ORed 3.3V/3.4V supply. In addition, any device sharing the  $I^2C$  bus connections with the LTM4686B must not have body diodes between the SDA/SCL pins and their respective  $V_{DD}$  node because this will interfere with bus communication in the absence of system power. In Figure 4, the dongle will not bias the LTM4686Bs when  $SV_{IN}$  is present. It is recommended the RUN  $\!n$  pins be held low to avoid providing power to the load until the part is fully configured.



Figure 4. Circuit Suitable for Programming EEPROM/NVM of LTM4686B and Other ADI PSM Modules/ICs in Vast Systems, Even When  $V_{IN}$  Power is Absent,  $0^{\circ}C < T_{J} \le 85^{\circ}C$ 



Figure 5. Circuit Suitable for Programming EEPROM/NVM of LTM4686B and Other ADI PSM Modules/ICs in Vast Systems, Even When  $V_{IN}$  Power is Absent,  $T_A > 20^{\circ}C$  and  $T_J < 85^{\circ}C$ 

The ADI controller/adapter I $^2$ C connections are opto-iso-lated from the PC USB. The 3.3V/3/4V from the controller/adapter and the LTM4686B V<sub>DD33</sub> pin must be driven to each LTM4686B with a separate PFET or diode, according to Figure 4 and Figure 5. Only when SV<sub>IN</sub> is not applied is it permissible for the V<sub>DD33</sub> pins to be electrically in parallel because the INTV<sub>CC</sub> LDO is off. The DC1613's 3.3V current limit is 100mA but typical V<sub>DD33</sub> currents are under 15mA. The V<sub>DD33</sub> does back drive the INTV<sub>CC</sub> pin. Normally this is not an issue if SV<sub>IN</sub> is open. The DC2086 is capable of delivering 3.4V at 2A.

Using a 4-pin header in Figure 4 or Figure 5 maximizes flexibility to alter the LTM4686B's NVM contents at any stage of the user's product development and production cycles. If the LTM4686B's NVM is "pre-programmed",

i.e., contains its finalized configuration, prior to being soldered to the user's PCB/motherboard—or, if other means have been provided for altering the LTM4686B's NVM contents in the user's system—then the 3.3V/3.4V pin on the header is not needed, and a 3-pin header is sufficient to establish GUI communications. The LTM4686B can be purchased with customized NVM contents; consult factory for details. Alternatively, the NVM contents of the LTM4686B can be configured in a mass production environment by designing for it in ICT (in-circuit test), or by providing a means of applying SV<sub>IN</sub> while holding the LTM4686B's RUN pins low. Communication to the module must be made possible via the SCL and SDA pins/nets in all NVM programming scenarios. Recommended headers are found in Table 9 and Table 10.

Table 9. 4-Pin Headers, 2mm Pin-to-Pin Spacing, Gold Flash or Plating, Compatible with DC2086 Cables

| MOUNTING<br>STYLE | INSERTION<br>ANGLE                                                 | INTERFACE STYLE                   | VENDOR             | PART NUMBER                                          | PINOUT STYLE (SEE Table 11)                  |
|-------------------|--------------------------------------------------------------------|-----------------------------------|--------------------|------------------------------------------------------|----------------------------------------------|
|                   | Vertical                                                           | Shrouded and Keyed Header         | Hirose             | DF3DZ-4P-2V(51)<br>DF3DZ-4P-2V(50)<br>DF3Z-4P-2V(50) | Type A                                       |
| Curfoos Mount     |                                                                    | Non Shrouded, Non-Keyed Header    | 3M                 | 951104-2530-AR-PR                                    | Type A and B Supported. Reversible/Not Keyed |
| Surface Mount     |                                                                    | Shrouded and Keyed Header         | Hirose             | DF3DZ-4P-2H(51)<br>DF3DZ-4P-2H(50)                   | Type A                                       |
| Right Angle       | Non Shrouded. Cable-to-Header/PCB<br>Mechanics Yield Keying Effect | FCI                               | 10112684-G03-04ULF | Type B. Keying Achieved by PCB Surface               |                                              |
|                   |                                                                    | Shrouded and Keyed Header         | Hirose             | DF3-4P-2DSA(01)                                      | Type A                                       |
|                   | Vertical                                                           | Non Shrouded, Non-Keyed Header    | Harwin             | M22-2010405                                          | Type A and B Supported. Reversible/Not Keyed |
|                   | Vertical                                                           |                                   | Samtec             | TMM-104-01-LS                                        |                                              |
| Through Holo      |                                                                    |                                   | Sullins            | NRPN041PAEN-RC                                       |                                              |
| Through-Hole      |                                                                    | Shrouded and Keyed Header         | Hirose             | DF3-4P-2DS(01)                                       | Type A                                       |
| R                 | Diabt Anala                                                        | Non Shrouded. Cable-to-Header/PCB | Norcomp            | 27630402RP2                                          | Type B. Keying Achieved by Intentional PCB   |
|                   | Right Angle                                                        | Mechanics Yield Keying Effect     | Harwin             | M22-2030405                                          | Interference                                 |
|                   |                                                                    |                                   | Samtec             | TMM-104-01-L-S-RA                                    |                                              |

Table 10. 3-Pin Headers, 2mm Pin-to-Pin Spacing, Gold Flash or Plating, Compatible with DC2086 Cables

| MOUNTING<br>STYLE | INSERTION<br>ANGLE        | INTERFACE STYLE                                                    | VENDOR                             | PART NUMBER                                          | PINOUT STYLE (SEE Table 12)                  |
|-------------------|---------------------------|--------------------------------------------------------------------|------------------------------------|------------------------------------------------------|----------------------------------------------|
| Vertical          |                           | Shrouded and Keyed Header                                          | Hirose                             | DF3DZ-3P-2V(51)<br>DF3DZ-3P-2V(50)<br>DF3Z-3P-2V(50) | Type A                                       |
| Surface Mount     |                           | Non Shrouded, Non-Keyed Header                                     | 3M                                 | 951103-2530-AR-PR                                    | Type A and B Supported. Reversible/Not Keyed |
| Right Angle       | Shrouded and Keyed Header | Hirose                                                             | DF3DZ-3P-2H(51)<br>DF3DZ-3P-2H(50) | Type A                                               |                                              |
|                   | Algili Aligie             | Non Shrouded. Cable-to-Header/PCB<br>Mechanics Yield Keying Effect | FCI                                | 10112684-G03-03LF                                    | Type B. Keying Achieved by PCB Surface       |
|                   |                           | Shrouded and Keyed Header                                          | Hirose                             | DF3-3P-2DSA(01)                                      | Type A                                       |
|                   | Vertical                  | Non Shrouded, Non-Keyed Header                                     | Harwin                             | M22-2010305                                          | Type A and B Supported. Reversible/Not Keyed |
|                   | Vertical                  |                                                                    | Samtec                             | TMM-103-01-LS                                        |                                              |
| Through-Hole      |                           |                                                                    | Sullins                            | NRPN031PAEN-RC                                       |                                              |
| mough-noie        |                           | Shrouded and Keyed Header                                          | Hirose                             | DF3-3P-2DS(01)                                       | Type A                                       |
|                   | Right Angle               | Non Shrouded. Cable-to-Header/PCB                                  |                                    | 27630302RP2                                          | Type B. Keying Achieved by Intentional PCB   |
|                   | Nigiti Aligie             | Mechanics Yield Keying Effect                                      | Harwin                             | M22-2030305                                          | Interference                                 |
|                   |                           |                                                                    | Samtec                             | TMM-103-01-L-S-RA                                    |                                              |

Table 11. Recommended 4-Pin Header Pinout (Pin Numbering Scheme Adheres to Hirose Conventions). Interfaces to DC2086 Cables

| PIN NUMBER | PINOUT STYLE "A"<br>(See table 9) | PINOUT STYLE "B"<br>(SEE TABLE 9) |
|------------|-----------------------------------|-----------------------------------|
| 1          | SDA                               | Isolated 3.3V/3.4V                |
| 2          | GND                               | SCL                               |
| 3          | SCL                               | GND                               |
| 4          | Isolated 3.3V/3.4V                | SDA                               |

### Table 12. Recommended 3-Pin Header Pinout (Pin Numbering Scheme Adheres to Hirose Conventions). Interfaces to DC2086 Cables

| PIN NUMBER | PINOUT STYLE "A"<br>(SEE TABLE 10) | PINOUT STYLE "B"<br>(SEE TABLE 10) |
|------------|------------------------------------|------------------------------------|
| 1          | SDA                                | SCL                                |
| 2          | GND                                | GND                                |
| 3          | SCL                                | SDA                                |

# Table 13. 4-Pin Male-to-Male Shrouded and Keyed Adapter (Optional; Eases Creation of Adapter Cables, if Deviating from Recommended Connectors/Connector Pinouts); Interfaces to DC2086 Cables

| VENDOR | PART NUMBER | WEBSITE                          |
|--------|-------------|----------------------------------|
| Hirose | DF3-4EP-2A  | www.hirose.com, www.hirose.co.jp |

## LTpowerPlay: AN INTERACTIVE GUI FOR DIGITAL POWER SYSTEM MANAGEMENT

LTpowerPlay is a powerful Windows-based development environment that supports Analog Devices, digital power ICs including the LTM4686B. The software supports a variety of different tasks. LTpowerPlay can be used to evaluate Analog Devices, ICs by connecting to a demo board or the user application. LTpowerPlay can also be used in an offline mode (with no hardware present) in order to build multiple IC configuration files that can be saved and reloaded at a later time. LTpowerPlay provides unprecedented diagnostic and debug features. It becomes a valuable diagnostic tool during board bring-up

to program or tweak the power system or to diagnose power issues when bringing up rails. LTpowerPlay utilizes Analog Devices, USB-to-I<sup>2</sup>C/SMBus/PMBus controller to communication with one of the many potential targets including the DC3089 (single LTM4686B), DC1811 (single LTM4676A) or DC1989B (dual, triple, quad LTM4676A) demo boards, or a customer target system. The software also provides an automatic update feature to keep the revisions current with the latest set of device drivers and documentation. A great deal of context sensitive help is available with LTpowerPlay along with several tutorial demos.



Figure 6. LTpowerPlay

# PMBus COMMUNICATION AND COMMAND PROCESSING

The LTM4686B has one deep buffer to hold the last data written for each supported command prior to processing as shown in Figure 7; Write Command Data Processing. When the part receives a new command from the bus, it copies the data into the Write Command Data Buffer, indicates to the internal processor that this command data needs to be fetched, and converts the command to its internal format so that it can be executed.



Figure 7. Write Command Data Processing

Two distinct parallel blocks manage command buffering and command processing (fetch, convert, and execute) to ensure the last data written to any command is never lost. Command data buffering handles incoming PMBus writes by storing the command data to the Write Command Data Buffer and marking these commands for future processing. The internal processor runs in parallel and handles the sometimes slower task of fetching, converting and executing commands marked for processing.

Some computationally intensive commands (e.g., timing parameters, temperatures, voltages and currents) have internal processor execution times that may be long relative to PMBus timing. If the part is busy processing a command, and new command(s) arrive, execution may be delayed or processed in a different order than received. The part indicates when internal calculations are in process via bit 5 of MFR\_COMMON ('calculations not pending'). When the part is busy calculating, bit 5 is cleared. When this bit is set, the part is ready for another command. An example polling loop is provided in Figure 7 which ensures that commands are processed in order while simplifying error handling routines.

When the part receives a new command while it is busy, it will communicate this condition using standard PMBus protocol. Depending on part configuration it may either NACK the command or return all ones (0xFF) for reads. It may also generate a BUSY fault and ALERT notification, or stretch the SCL clock low. For more information refer to PMBus Specification v1.2, Part II, Section 10.8.7 and SMBus v2.0 section 4.3.3. Clock stretching can be enabled by asserting bit 1 of MFR\_CONFIG\_ALL. Clock stretching will only occur if enabled and the bus communication speed exceeds 100kHz.

PMBus busy protocols are well accepted standards, but can make writing system level software somewhat complex. The part provides three 'hand shaking' status bits which reduce complexity while enabling robust system level communication.

The three hand shaking status bits are in the MFR COMMON register. When the part is busy executing an internal operation, it will clear bit 6 of MFR COMMON ('module not busy'). When the part is busy specifically because it is in a transitional V<sub>OLIT</sub> state (margining hi/lo, power off/on, moving to a new output voltage set point, etc.) it will clear bit 4 of MFR\_COMMON ('output not in transition'). When internal calculations are in process, the part will clear bit 5 of MFR COMMON ('calculations not pending'). These three status bits can be polled with a PMBus read byte of the MFR COMMON register until all three bits are set. A command immediately following the status bits being set will be accepted without NACKing or generating a BUSY fault/ALERT notification. The part can NACK commands for other reasons, however, as required by the PMBus spec (for instance, an invalid command or data). An example of a robust command write algorithm for the VOUT COMMAND *n* register is provided in Figure 8.

Figure 8. Example of a Command Write of VOUT\_COMMAND

It is recommended that all command writes (write byte, write word, etc.) be preceded with a polling loop to avoid the extra complexity of dealing with busy behavior and unwanted ALERT notification. A simple way to achieve this is by creating SAFE\_WRITE\_BYTE() and SAFE\_WRITE\_WORD() subroutines. The above polling mechanism allows one's software to remain clean and simple while robustly communicating with the part. For a detailed discussion of these topics and other special cases please refer to the Analog Devices Application Note section.

When communicating using bus speeds at or below 100kHz, the polling mechanism shown here provides a simple solution that ensures robust communication without clock stretching. At bus speeds in excess of 100kHz, it is strongly recommended that the part be configured to enable clock stretching. This requires a PMBus master that supports clock stretching. System software that detects and properly recovers from the standard PMBus NACK/BUSY faults as described in the PMBus Specification v1.2, Part II, Section 10.8.7 is required to communicate above 100kHz without clock stretching. Clock stretching will not extend the PMBus speed beyond the specified 400kHz.

# THERMAL CONSIDERATIONS AND OUTPUT CURRENT DERATING

The thermal resistances reported in the Pin Configuration section of this data sheet are consistent with those parameters defined by JESD51-12 and are intended for use with finite element analysis (FEA) software modeling tools that leverage the outcome of thermal modeling, simulation, and correlation to hardware evaluation performed on a µModule package mounted to a hardware test board. The motivation for providing these thermal coefficients is found in JESD51-12 ("Guidelines for Reporting and Using Electronic Package Thermal Information").

Many designers may opt to use laboratory equipment and a test vehicle such as the demo board to predict the  $\mu$ Module regulator's thermal performance in their application at various electrical and environmental operating conditions to compliment any FEA activities. Without FEA software, the thermal resistances reported in the Pin Configuration section are, in and of themselves, not relevant to providing

guidance of thermal performance; instead, the derating curves provided in this data sheet can be used in a manner that yields insight and guidance pertaining to one's application-usage, and can be adapted to correlate thermal performance to one's own application.

The Pin Configuration section gives four thermal coefficients explicitly defined in JESD51-12; these coefficients are quoted or paraphrased below:

- 1.  $\theta_{JA}$ , the thermal resistance from junction to ambient, is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air" although natural convection causes the air to move. This value is determined with the part mounted to a JESD51-9 defined test board, which does not reflect an actual application or viable operating condition.
- 2.  $\theta_{\text{JCbottom}}$ , the thermal resistance from junction to the bottom of the product case, is determined with all of the component power dissipation flowing through the bottom of the package. In the typical  $\mu$ Module regulator, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don't generally match the user's application.
- 3.  $\theta_{JCtop}$ , the thermal resistance from junction to top of the product case, is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical  $\mu$ Module regulator are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of  $\theta_{JCbottom}$ , this value may be useful for comparing packages but the test conditions don't generally match the user's application.
- 4.  $\theta_{JB}$ , the thermal resistance from junction to the printed circuit board, is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the  $\mu$ Module regulator and into the board, and is really the sum of the  $\theta_{JCbottom}$  and the thermal resistance of the bottom of the part through the solder

Rev. 0

joints and through a portion of the board. The board temperature is measured a specified distance from the package, using a two sided, two layer board. This board is described in JESD51-9.

A graphical representation of the aforementioned thermal resistances is given in Figure 9; blue resistances are contained within the  $\mu$ Module regulator, whereas green resistances are external to the  $\mu$ Module package.

As a practical matter, it should be clear to the reader that no individual or sub-group of the four thermal resistance parameters defined by JESD51-12 or provided in the Pin Configuration section replicates or conveys normal operating conditions of a  $\mu$ Module regulator. For example, in normal board-mounted applications, never does 100% of the device's total power loss (heat) thermally conduct exclusively through the top or exclusively through bottom of the  $\mu$ Module package—as the standard defines for  $\theta_{JCtop}$  and  $\theta_{JCbottom}$ , respectively. In practice, power loss is thermally dissipated in both directions away from the package—granted, in the absence of a heat sink and airflow, a majority of the heat flow is into the board.

Within the LTM4686B, be aware there are multiple power devices and components dissipating power, with a consequence that the thermal resistances relative to different junctions of components or die are not exactly linear

with respect to total package power loss. To reconcile this complication without sacrificing modeling simplicity—but also not ignoring practical realities—an approach has been taken using FEA software modeling along with laboratory testing in a controlled-environment chamber to reasonably define and correlate the thermal resistance values supplied in this data sheet: (1) Initially, FEA software is used to accurately build the mechanical geometry of the LTM4686B and the specified PCB with all of the correct material coefficients along with accurate power loss source definitions; (2) this model simulates a softwaredefined JEDEC environment consistent with JESD51-9 and JESD51-12 to predict power loss heat flow and temperature readings at different interfaces that enable the calculation of the JEDEC-defined thermal resistance values: (3) the model and FEA software is used to evaluate the LTM4686B with heat sink and airflow; (4) having solved for and analyzed these thermal resistance values and simulated various operating conditions in the software model. a thorough laboratory evaluation replicates the simulated conditions with thermocouples within a controlled environment chamber while operating the device at the same power loss as that which was simulated. The outcome of this process and due diligence yields the set of derating curves provided in later sections of this data sheet, along with well-correlated JESD51-12-defined  $\theta$  values provided in the Pin Configuration section of this data sheet.



Figure 9. Graphical Representation of JESD51-12 Thermal Coefficients

The power loss curves in Figure 10 to Figure 13 can be used in coordination with the load current derating curves in Figure 14 to Figure 27 for calculating an approximate 0.1A thermal resistance for the LTM4686B with various heat sinking and air flow conditions. These thermal resistances represent demonstrated performance of the LTM4686B on DC3089A hardware; a 4-layer FR4 PCB measuring 99mm × 133mm × 1.6mm using outer and inner copper weights of 2oz and 1oz, respectively. The power loss curves are taken at room temperature, and are increased with multiplicative factors with ambient temperature. These approximate factors are listed in Table 14. (Compute the factor by interpolation, for intermediate temperatures.) The derating curves are plotted with the LTM4686B's paralleled outputs initially sourcing up to 28A and the ambient temperature at 25°C. The output voltages are 0.6V, 1V, 1.8V, and 3.3V. These are chosen to include the lower and higher output voltage ranges for correlating the thermal resistance. Thermal models are derived from several temperature measurements in a controlled temperature chamber along with thermal modeling analysis. The junction temperatures are monitored while ambient temperature is increased with and without air flow, and with and without a heat sink attached with thermally conductive adhesive tape. The power loss increase with ambient temperature change is factored into the derating curves. The junctions are maintained at 120°C maximum while lowering output current or power while increasing ambient temperature.

The decreased output current decreases the internal module loss as ambient temperature is increased. The monitored junction temperature of 120°C minus the ambient operating temperature specifies how much module temperature rise can be allowed. As an example in Figure 22, the load current is derated to 24A at 70°C ambient with no airflow and no heat sink and the room temperature (25°C) power loss for this 3.3V<sub>IN</sub> to 1.8V<sub>OUT</sub> at 24A<sub>OUT</sub> condition is ~5W. A ~5.75W loss is calculated by multiplying the ~5W room temperature loss from the 3.3V<sub>IN</sub> to 1.8V<sub>OLIT</sub> power loss curve at 24A (Figure 12), with the 1.15 multiplying factor at 70°C ambient (from Table 14). If the 70°C ambient temperature is subtracted from the 120°C junction temperature, then the difference of 50°C divided by ~5.75W yields a thermal resistance, θ<sub>JA</sub>, of ~8.9°C/W—in good agreement with Table 17. Table 15, Table 16, Table 17 and Table 18 provide equivalent thermal resistances for 0.6V, 1V, 1.8V and 3.3V outputs with and without air flow and heat sinking. The derived thermal resistances in Table 15, Table 16, Table 17 and Table 18 for the various conditions can be multiplied by the calculated power loss as a function of ambient temperature to derive temperature rise above ambient, thus maximum junction temperature. Room temperature power loss can be derived from the efficiency curves in the Typical Performance Characteristics section and adjusted with ambient temperature multiplicative factors from Table 14

Table 14. Power Loss Multiplicative Factors vs Ambient Temperature

| AMBIENT TEMPERATURE | POWER LOSS MULTIPLICATIVE FACTOR |
|---------------------|----------------------------------|
| Up to 40°C          | 1.00                             |
| 50°C                | 1.05                             |
| 60°C                | 1.10                             |
| 70°C                | 1.15                             |
| 80°C                | 1.20                             |
| 90°C                | 1.25                             |
| 100°C               | 1.30                             |
| 110°C               | 1.35                             |
| 120°C               | 1.40                             |

## APPLICATIONS INFORMATION-DERATING CURVES



Figure 10. 0.6V<sub>OUT</sub> Power Loss Curves



Figure 11.  $1V_{OUT}$  Power Loss Curves



Figure 12. 1.8V<sub>OUT</sub> Power Loss Curves



Figure 13. 3.3V<sub>OUT</sub> and 2.5V<sub>OUT</sub> Power Loss Curves



Figure 14. 3.3V to 0.6V Derating Curve, No Heat Sink



Figure 15. 5V to 0.6V Derating Curve, No Heat Sink



Figure 16. 3.3V to 0.6V
Derating Curve with Heat Sink



Figure 17. 5V to 0.6V
Derating Curve with Heat Sink



Figure 18. 3.3V to 1V Derating Curve, No Heat Sink

Rev. 0

## APPLICATIONS INFORMATION-DERATING CURVES



Figure 19. 5V to 1V Derating Curve, No Heat Sink



Figure 20. 3.3V to 1V Derating Curve with Heat Sink



Figure 21. 5V to 1V
Derating Curvewith Heat Sink



Figure 22. 3.3V to 1.8V Derating Curve, No Heat Sink



Figure 23. 5V to 1.8V Derating Curve, No Heat Sink



Figure 24. 3.3V to 1.8V Derating Curve with Heat Sink



Figure 25. 5V to 1.8V
Derating Curve with Heat Sink



Figure 26. 5V to 3.3V Derating Curve, No Heat Sink



Figure 27. 5V to 3.3V
Derating Curve with Heat Sink

Rev. 0

### Table 15. 0.6V Output

| DERATING CURVE       | V <sub>IN</sub> (V) | POWER LOSS CURVE | AIRFLOW (LFM) | HEAT SINK     | θ <sub>JA</sub> (°C/W) |
|----------------------|---------------------|------------------|---------------|---------------|------------------------|
| Figure 14, Figure 15 | 3.3, 5              | Figure 10        | 0             | None          | 8.5                    |
| Figure 14, Figure 15 | 3.3, 5              | Figure 10        | 200           | None          | 7.3                    |
| Figure 14, Figure 15 | 3.3, 5              | Figure 10        | 400           | None          | 6.7                    |
| Figure 16, Figure 17 | 3.3, 5              | Figure 10        | 0             | BGA Heat Sink | 8.0                    |
| Figure 16, Figure 17 | 3.3, 5              | Figure 10        | 200           | BGA Heat Sink | 6.7                    |
| Figure 16, Figure 17 | 3.3, 5              | Figure 10        | 400           | BGA Heat Sink | 6.3                    |

### Table 16. 1.0V Output

| DERATING CURVE       | V <sub>IN</sub> (V) | POWER LOSS CURVE | AIRFLOW (LFM) | HEAT SINK     | θ <sub>JA</sub> (°C/W) |
|----------------------|---------------------|------------------|---------------|---------------|------------------------|
| Figure 18, Figure 19 | 3.3, 5              | Figure 11        | 0             | None          | 8.4                    |
| Figure 18, Figure 19 | 3.3, 5              | Figure 11        | 200           | None          | 7.1                    |
| Figure 18, Figure 19 | 3.3, 5              | Figure 11        | 400           | None          | 6.4                    |
| Figure 20, Figure 21 | 3.3, 5              | Figure 11        | 0             | BGA Heat Sink | 8.0                    |
| Figure 20, Figure 21 | 3.3, 5              | Figure 11        | 200           | BGA Heat Sink | 6.4                    |
| Figure 20, Figure 21 | 3.3, 5              | Figure 11        | 400           | BGA Heat Sink | 5.9                    |

### Table 17. 1.8V Output

| DERATING CURVE       | V <sub>IN</sub> (V) | POWER LOSS CURVE | AIRFLOW (LFM) | HEAT SINK     | θ <sub>JA</sub> (°C/W) |
|----------------------|---------------------|------------------|---------------|---------------|------------------------|
| Figure 22, Figure 23 | 3.3, 5              | Figure 12        | 0             | None          | 8.7                    |
| Figure 22, Figure 23 | 3.3, 5              | Figure 12        | 200           | None          | 7.0                    |
| Figure 22, Figure 23 | 3.3, 5              | Figure 12        | 400           | None          | 6.2                    |
| Figure 24, Figure 25 | 3.3, 5              | Figure 12        | 0             | BGA Heat Sink | 8.3                    |
| Figure 24, Figure 25 | 3.3, 5              | Figure 12        | 200           | BGA Heat Sink | 6.2                    |
| Figure 24, Figure 25 | 3.3, 5              | Figure 12        | 400           | BGA Heat Sink | 5.6                    |

### Table 18. 3.3V Output

| DERATING CURVE | V <sub>IN</sub> (V) | POWER LOSS CURVE | AIRFLOW (LFM) | HEAT SINK     | θ <sub>JA</sub> (°C/W) |  |  |
|----------------|---------------------|------------------|---------------|---------------|------------------------|--|--|
| Figure 26      | 5                   | Figure 13        | 0             | None          | 10.1                   |  |  |
| Figure 26      | 5                   | Figure 13        | 200           | None          | 8.1                    |  |  |
| Figure 26      | 5                   | Figure 13        | 400           | None          | 7.4                    |  |  |
| Figure 27      | 5                   | Figure 13        | 0             | BGA Heat Sink | 9.8                    |  |  |
| Figure 27      | 5                   | Figure 13        | 200           | BGA Heat Sink | 6.9                    |  |  |
| Figure 27      | 5                   | Figure 13        | 400           | BGA Heat Sink | 6.0                    |  |  |

## Table 19. Heat Sink and Thermally Conductive Adhesive Tape Part Numbers

| MANUFACTURER     | PART NUMBER    | WEBSITE                 |  |  |  |
|------------------|----------------|-------------------------|--|--|--|
| Cool Innovations | 3-0504035UT411 | www.coolinnovations.com |  |  |  |
| Chomerics        | T411           | www.chomerics.com       |  |  |  |

Table 20. LTM4686B Channel Output Voltage Response vs Component Matrix. 7A Load-Stepping at 7A/µs. Typical Measured Values

| C <sub>OUTH</sub> VENDORS | PART NUMBER                                      | C <sub>OUTL</sub> VENDORS | PART NUMBER                                         |
|---------------------------|--------------------------------------------------|---------------------------|-----------------------------------------------------|
| AVX                       | 12106D107MAT2A (100μF, 6.3V, 1210 Case Size)     | Panasonic POSCAP          | 6TPF330M9L (330μF, 6.3V, 9mΩ ESR, D3L Case Size)    |
| Murata                    | GRM32ER60J107ME20L (100µF, 6.3V, 1210 Case Size) | Panasonic POSCAP          | 6TPD470M (470μF, 6.3V, 10mΩ ESR, D4D Case Size)     |
| Taiyo Yuden               | JMK325BJ107MM-T (100μF, 6.3V, 1210 Case Size)    | Panasonic POSCAP          | 2R5TPE470M9** (470μF, 2.5V, 9mΩ ESR, D2E Case Size) |
| TDK                       | C3225X5R0J107MT (100µF, 6.3V, 1210 Case Size)    | Panasonic POSCAP          | 6TPF470MAH (470μF, 6.3V, 10mΩ ESR, D4 Case Size)    |

| V <sub>OUT</sub> ,, (V) | V <sub>IN</sub> , (V) | REF.<br>CIRCUIT* | C <sub>OUTH</sub> ,<br>CERAMIC<br>OUTPUT<br>CAP<br>(µF) | C <sub>OUTL</sub> ,<br>BULK<br>OUTPUT<br>CAP<br>(µF) | CONNECT<br>COMP <i>na</i> TO<br>COMP <i>nb</i> ?<br>(INTERNAL LOOP<br>COMP) | R <sub>THn</sub><br>(EXT<br>LOOP<br>COMP)<br>(kΩ) | C <sub>THn</sub><br>(EXT<br>LOOP<br>COMP)<br>(nF) | f <sub>SW</sub><br>(kHz) | F <sub>SWPHCFG</sub> PIN-<br>STRAP,<br>RESISTOR<br>TO SGND<br>(TABLE 4)<br>(kΩ) | V <sub>OUT n</sub> CFG<br>PIN-<br>STRAP<br>RESISTOR<br>TO SGND<br>(TABLE 2)<br>(kΩ) | V <sub>TRIMACEG</sub> PIN-<br>STRAP,<br>RESISTOR<br>TO SGND<br>(TABLE 3)<br>(kΩ) | TRANS-<br>IENT | PK-PK<br>DEVI-<br>ATION<br>(OA<br>TO 7A<br>TO OA)<br>(mV) | RECOV-<br>ERY<br>TIME<br>(µs) |
|-------------------------|-----------------------|------------------|---------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|--------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------|-----------------------------------------------------------|-------------------------------|
| 0.9                     | 5                     | Test Ckt. 1      | 100 ×4                                                  | None                                                 | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 650                      | 12.7                                                                            | 1.65                                                                                | None                                                                             | 36             | 75                                                        | 80                            |
| 0.9                     | 5                     | Test Ckt. 1      | 100 ×3                                                  | 470                                                  | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 650                      | 12.7                                                                            | 1.65                                                                                | None                                                                             | 35             | 70                                                        | 45                            |
| 1                       | 5                     | Test Ckt. 1      | 100 ×4                                                  | None                                                 | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 750                      | 10.7                                                                            | 2.43                                                                                | 0                                                                                | 35             | 77                                                        | 80                            |
| 1                       | 5                     | Test Ckt. 1      | 100 ×3                                                  | 470                                                  | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 750                      | 10.7                                                                            | 2.43                                                                                | 0                                                                                | 32             | 67                                                        | 60                            |
| 1.2                     | 5                     | Test Ckt. 1      | 100 ×4                                                  | None                                                 | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 3.24                                                                                | 0                                                                                | 35             | 76                                                        | 60                            |
| 1.2                     | 5                     | Test Ckt. 1      | 100 ×3                                                  | 470                                                  | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 3.24                                                                                | 0                                                                                | 31             | 68                                                        | 60                            |
| 1.5                     | 5                     | Test Ckt. 1      | 100 ×4                                                  | None                                                 | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 4.22                                                                                | None                                                                             | 36             | 74                                                        | 60                            |
| 1.5                     | 5                     | Test Ckt. 1      | 100 ×3                                                  | 470                                                  | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 4.22                                                                                | None                                                                             | 31             | 67                                                        | 60                            |
| 1.8                     | 5                     | Test Ckt. 1      | 100 ×4                                                  | None                                                 | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 6.34                                                                                | 0                                                                                | 37             | 79                                                        | 60                            |
| 1.8                     | 5                     | Test Ckt. 1      | 100 ×3                                                  | 470                                                  | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 6.34                                                                                | 0                                                                                | 31             | 68                                                        | 60                            |
| 2.5                     | 5                     | Test Ckt. 1      | 100 ×4                                                  | None                                                 | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 10.7                                                                                | None                                                                             | 34             | 77                                                        | 70                            |
| 2.5                     | 5                     | Test Ckt. 1      | 100 ×3                                                  | 470                                                  | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 10.7                                                                                | None                                                                             | 29             | 68                                                        | 70                            |
| 3.3                     | 5                     | Test Ckt. 1      | 100 ×4                                                  | None                                                 | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 22.6                                                                                | None                                                                             | 79             | 170                                                       | 70                            |
| 3.3                     | 5                     | Test Ckt. 1      | 100 ×3                                                  | 470                                                  | Yes, cf. Figure 62                                                          | N/A                                               | N/A                                               | 1000                     | None                                                                            | 22.6                                                                                | None                                                                             | 64             | 135                                                       | 70                            |

<sup>\*</sup>For all conditions:  $C_{INH}$  input capacitance is  $10\mu F \times 2$ , per channel  $(V_{IN0}, V_{IN1})$ .  $C_{INL}$  bulk input capacitance of  $150\mu F$  is optional if  $V_{IN}$  has very low input impedance.

<sup>\*\*2.5</sup>V-rated output capacitor is suitable for output voltages up to 1.8V.

#### **EMI PERFORMANCE**

The SW*n* pin provides access to the midpoint of the power MOSFETs in LTM4686B's power stages.

Connecting an optional series RC network from SWn to GND can dampen high frequency (~30MHz+) switch node ringing caused by parasitic inductances and capacitances in the switched-current paths. The RC network is called a snubber circuit because it dampens (or "snubs") the resonance of the parasitics, at the expense of higher power loss.

To use a snubber, choose first how much power to allocate to the task and how much PCB real estate is available to implement the snubber. For example, if PCB space allows a low inductance 1W resistor to be used—derated conservatively to 600 mW ( $P_{SNUB}$ )—then the capacitor in the snubber network ( $C_{SW}$ ) is computed by Equation 10.

$$C_{SW} = \frac{P_{SNUB}}{V_{INn(MAX)}^2 \bullet f_{SW}}$$
 (10)

where  $V_{INn(MAX)}$  is the maximum input voltage that the input to the power stage ( $V_{INn}$ ) will see in the application, and  $f_{SW}$  is the DC/DC converter's switching frequency of operation.  $C_{SW}$  should be NPO, COG or X7R-type (or better) material.

The snubber resistor  $(R_{SW})$  value is then given by Equation 11.

$$R_{SW} = \sqrt{\frac{5nH}{C_{SW}}}$$
 (11)

The snubber resistor should be low ESL and capable of withstanding the pulsed currents present in snubber circuits. A value between  $0.7\Omega$  and  $4.2\Omega$  is normal.

#### SAFETY CONSIDERATIONS

The LTM4686B modules do not provide galvanic isolation from  $V_{\text{IN}}$  to  $V_{\text{OUT}}$ . There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure.

The fuse or circuit breaker should be selected to limit the current to the regulator during overvoltage in case of an internal top MOSFET fault. If the internal top MOSFET fails, then turning it off will not resolve the overvoltage, thus the internal bottom MOSFET will turn on indefinitely trying to protect the load. Under this fault condition, the input voltage will source very large currents to ground through the failed internal top MOSFET and enabled internal bottom MOSFET. This can cause excessive heat and board damage depending on how much power the input voltage can deliver to this system. A fuse or circuit breaker can be used as a secondary fault protector in this situation. The device does support over current and overtemperature protection.

### LAYOUT CHECKLIST/EXAMPLE

The high integration of LTM4686B makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for high current paths, including V<sub>INn</sub>, GND and V<sub>OUTn</sub>. It helps to minimize the PCB conduction loss and thermal stress.
- Place high frequency ceramic input and output capacitors next to the V<sub>INn</sub>, GND and V<sub>OUTn</sub> pins to minimize high frequency noise.
- Place a dedicated power ground layer underneath the module.
- To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers.

- Do not put vias directly on pads, unless they are capped or plated over.
- Use a separate SGND copper plane for components connected to signal pins. Connect SGND to GND local to the LTM4686B.
- For parallel modules, tie the V<sub>OUTn</sub>, V<sub>OSNS0</sub><sup>+</sup>/V<sub>OSNS</sub><sup>-</sup> and/or V<sub>OSNS1</sub>/SGND voltage-sense differential pair
- lines, RUN*n*, GPIO*n*, COMP*n*a, SYNC and SHARE\_CLK pins together—as shown in Figure 32.
- Bring out test points on the signal pins for monitoring.

Figure 28a shows a good example of the LTM4686B's recommended layout. For flexibility, the LTM4686B is drop-in pin-compatible to its taller, larger dual 13A LTM4676A and dual 18A LTM4677 sibling modules—as seen in the layout recommended by Figure 28b.





(a) PCB Layout for LTM4686B, LTM4686 and LTM4675, Package Top View





(b) PCB Layout to Accommodate Any of LTM4686B or LTM4685 or LTM4675 or LTM4676A or LTM4677 Modules

Figure 28. Recommended PCB Layout Package Top View

Rev. 0

## TYPICAL APPLICATIONS



Figure 29. 28A, 1.5V Output DC/DC μModule Regulator with I<sup>2</sup>C/SMBus/PMBus Serial Interface



Figure 30. Current Sharing Performance of the LTM4686B's Channels at 5V<sub>IN</sub>

## TYPICAL APPLICATIONS



Figure 31. 14A, 1.2V and 2.5V Outputs Generated from 3.3V Power Input and Providing I<sup>2</sup>C/SMBus/PMBus Serial Interface



Figure 32. Four Paralleled LTM4686B Producing  $1V_{OUT}$  at Up to 108A. Integrated Power System Management Features Accessible Over 2-Wire  $1^2$ C/SMBus/PMBus Serial Interface. Evaluated on DC1989B-C, Custom-Stuffed with LTM4686B Modules



Figure 33. One LTM4686B Operating In Parallel with 3xLTM4650 (See Demo Board DC2481A-B, Custom-Stuffed with LTM4686B Module for U1) Producing 1V<sub>OUT</sub> at up to 174A. Power System Management Features Accessible Through LTM4686B. See Figure 34. Contact Sales Support for Adapting Circuit for LTM4686B Use with LTM4631, LTM4620A, LTM4630



LTM4686B Paralleled with 3× LTM4650 (Up to 174A Output)

Figure 34. Current Sharing Performance of Figure 33 Circuit at 5V<sub>IN</sub>



Figure 35. 28A, 3.3V Output DC/DC µModule Regulator with Serial Interface





(a) PMBus Operation (Reg. 0x01): 0x80 → 0xA8 (Margin High)







(c) PMBus Operation (Reg. 0x01): 0x80 → 0x98 (Margin Low)

(d) PMBus Operation (Reg. 0x01): 0x98 → 0x80 (Margin Off)

Figure 36. Output Voltage Margining, Figure 62 Circuit, VOUT\_COMMAND0 = 1.20V, VOUT\_COMMAND1 = 2.50V

## APPENDIX A

# SIMILARITY BETWEEN PMBUS, SMBUS AND I<sup>2</sup>C 2-WIRE INTERFACE

The PMBus 2-wire interface is an incremental extension of the SMBus. SMBus is built upon I<sup>2</sup>C with some minor differences in timing, DC parameters and protocol. The PMBus/SMBus protocols are more robust than simple I<sup>2</sup>C byte commands because PMBus/SMBus provide timeouts to prevent bus errors and optional packet error checking (PEC) to ensure data integrity. In general, a master device that can be configured for I<sup>2</sup>C communication can be used for PMBus communication with little or no change to hardware or firmware. Repeat start (restart) is not supported by all I<sup>2</sup>C controllers but is required for SMBus/

PMBus reads. If a general purpose I<sup>2</sup>C controller is used, check that repeat start is supported.

For a description of the minor extensions and exceptions PMBus makes to SMBus, refer to PMBus Specification Part 1 Revision 1.2: Paragraph 5: Transport.

For a description of the differences between SMBus and  $I^2C$ , refer to System Management Bus (SMBus) Specification Version 2.0: Appendix B—Differences Between SMBus and  $I^2C$ .

PMBus data format terminology and abbreviations used in ADI data sheets (see Appendix C: PMBus Command Details, for example), application notes, and the LTpowerPlay GUI are indicated in Table 21.

Table 21. Data Format Terminology

| PMBus TERMINOLOGY                     | MEANING                        | TERMINOLOGY FOR: SPECS, GUI, APPLICATION NOTES | ABBREVIATIONS FOR SUMMARY COMMAND TABLE |
|---------------------------------------|--------------------------------|------------------------------------------------|-----------------------------------------|
| Linear                                | Linear                         | Linear_5s_11s                                  | L11                                     |
| Linear (for Voltage Related Commands) | Linear                         | Linear_16u                                     | L16                                     |
| Direct                                | Direct-Manufacturer Customized | DirectMfr                                      | CF                                      |
| Hex                                   |                                | Hex                                            | l16                                     |
| ASCII                                 |                                | ASCII                                          | ASC                                     |
|                                       | Register Fields                | Reg                                            | Reg                                     |

Handshaking features are included to ensure robust system communication. Please refer to the PMBus Communication and Command Processing subsection of the Applications Information section for further details.

#### PMBUS SERIAL DIGITAL INTERFACE

The LTM4686B communicates with a host (master) using the standard PMBus serial bus interface. The Timing Diagram, Figure 37, shows the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines.

The LTM4686B is a slave device. The master can communicate with the LTM4686B using the following formats:

- Master transmitter, slave receiver
- Master receiver, slave transmitter

The following PMBus protocols are supported:

- Write Byte, Write Word, Send Byte, Block Write
- Read Byte, Read Word, Block Read
- Block Write Block Read Process Call
- Alert Response Address

Figure 39 to Figure 55 illustrate the aforementioned PMBus protocols. All transactions support PEC (parity error check) and GCP (group command protocol). The Block Read

supports 255 bytes of returned data. For this reason, the PMBus timeout may be extended when reading the fault log.

Figure 38 is a key to the protocol diagrams in this section. PEC is optional.

A value shown below a field in the following figures is a mandatory value for that field.

The data formats implemented by PMBus are:

- Master transmitter transmits to slave receiver. The transfer direction in this case is not changed.
- Master reads slave immediately after the first byte. At the moment of the first acknowledgment (provided by the slave receiver) the master transmitter becomes a master receiver and the slave receiver becomes a slave transmitter.
- Combined format. During a change of direction within a transfer, the master repeats both a start condition and the slave address but with the R/W bit reversed. In this case, the master receiver terminates the transfer by generating a NACK on the last byte of the transfer and a STOP condition.



Figure 37. Timing Diagram



Figure 38. PMBus Packet Protocol Diagram Element Key



Figure 39. Quick Command Protocol



Figure 40. Send Byte Protocol



Figure 41. Send Byte Protocol with PEC



Figure 42. Write Byte Protocol



Figure 43. Write Byte Protocol with PEC



Figure 44. Write Word Protocol



Figure 45. Write Word Protocol with PEC



Figure 46. Read Byte Protocol



Figure 47. Read Byte Protocol with PEC



Figure 48. Read Word Protocol



Figure 49. Read Word Protocol with PEC



Figure 50. Block Read Protocol



Figure 51. Block Read Protocol with PEC



Figure 52. Block Write – Block Read Process Call



Figure 53. Block Write - Block Read Process Call with PEC



Figure 54. Alert Response Address Protocol



Figure 55. Alert Response Address Protocol with PEC

#### ADDRESSING AND WRITE PROTECT

| COMMAND NAME     | CMD<br>CODE | DESCRIPTION                                                                              | TYPE                 | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value |
|------------------|-------------|------------------------------------------------------------------------------------------|----------------------|-------|----------------|-------|-----|------------------|
| PAGE             | 0x00        | Channel (page) presently selected for any paged command.                                 | R/W Byte             | N     | Reg            |       |     | 0x00             |
| PAGE_PLUS_WRITE  | 0x05        | Write a command directly to a specified page.                                            | W Block              | N     |                |       |     |                  |
| PAGE_PLUS_READ   | 0x06        | Read a command directly from a specified page.                                           | Block R/W<br>Process | N     |                |       |     |                  |
| WRITE_PROTECT    | 0x10        | Protect the device against unintended PMBus modifications.                               | R/W Byte             | N     | Reg            |       | Y   | 0x00             |
| MFR_ADDRESS      | 0xE6        | Specify right-justified 7-bit device address.                                            | R/W Byte             | N     | Reg            |       | Υ   | 0x4F             |
| MFR_RAIL_ADDRESS | 0xFA        | Specify unique right-justified 7-bit address for channels comprising a PolyPhase output. | R/W Byte             | Y     | Reg            |       | Y   | 0x80             |

Related commands: MFR\_COMMON.

#### **PAGE**

The PAGE command provides the ability to configure, control and monitor both PWM channels through only one physical address, either the MFR\_ADDRESS or GLOBAL device address. Each PAGE contains the operating memory for one PWM channel.

Pages 0x00 and 0x01 correspond to channel 0 and channel 1, respectively, in this device.

Setting PAGE to 0xFF applies any following paged commands to both outputs. With PAGE set to 0xFF the LTM4686B will respond to read commands as if PAGE were set to 0x00 (channel 0 results).

This command has one data byte.

#### PAGE PLUS WRITE

The PAGE\_PLUS\_WRITE command provides a way to set the page within a device, send a command and then send the data for the command, all in one communication packet. Commands allowed by the present write protection level may be sent with PAGE\_PLUS\_WRITE.

The value stored in the PAGE command is not affected by PAGE\_PLUS\_WRITE. If PAGE\_PLUS\_WRITE is used to send a non-paged command, the Page Number byte is ignored.

This command uses Write Block protocol. An example of the PAGE\_PLUS\_WRITE command with PEC sending a command that has two data bytes is shown in Figure 56.



Figure 56. Example of PAGE\_PLUS\_WRITE

#### PAGE PLUS READ

The PAGE\_PLUS\_READ command provides the ability to set the page within a device, send a command and then read the data returned by the command, all in one communication packet.

The value stored in the PAGE command is not affected by PAGE\_PLUS\_READ. If PAGE\_PLUS\_READ is used to access data from a non-paged command, the Page Number byte is ignored.

This command uses Block Write – Block Read Process Call protocol. An example of the PAGE\_PLUS\_READ command with PEC is shown in Figure 57.

NOTE: PAGE\_PLUS commands cannot be nested. A PAGE\_PLUS command cannot be used to read or write another PAGE\_PLUS command. If this is attempted, the LTM4686B will NACK the entire PAGE\_PLUS packet and issue a CML fault for Invalid/Unsupported Data.



Figure 57. Example of PAGE\_PLUS\_READ

#### WRITE\_PROTECT

The WRITE\_PROTECT command is used to control writing to the LTM4686B device. This command does not indicate the status of the WP pin which is defined in the MFR\_COMMON command. The WP pin takes precedence over the value of this command unless the WRITE\_PROTECT command is more stringent.

| BYTE | MEANING                                                                                                                                                                                                                                                            |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x80 | Disable all writes except to the WRITE_PROTECT, PAGE, MFR_<br>EE_UNLOCK and STORE_USER_ALL command                                                                                                                                                                 |
| 0x40 | Disable all writes except to the WRITE_PROTECT, PAGE, MFR_EE_UNLOCK, MFR_CLEAR_PEAKS, STORE_USER_ALL, OPERATION and CLEAR_FAULTS command. individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS registers.                      |
| 0x20 | Disable all writes except to the WRITE_PROTECT, OPERATION, MFR_EE_UNLOCK, MFR_CLEAR_PEAKS, CLEAR_FAULTS, PAGE, ON_OFF_CONFIG, VOUT_COMMAND and STORE_USER_ALL. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS registers. |
| 0x10 | Reserved, must be 0                                                                                                                                                                                                                                                |
| 0x08 | Reserved, must be 0                                                                                                                                                                                                                                                |
| 0x04 | Reserved, must be 0                                                                                                                                                                                                                                                |
| 0x02 | Reserved, must be 0                                                                                                                                                                                                                                                |
| 0x01 | Reserved, must be 0                                                                                                                                                                                                                                                |

Enable writes to all commands when WRITE\_PROTECT is set to 0x00.

If WP pin is high, PAGE, OPERATION, MFR\_CLEAR\_PEAKS, MFR\_EE\_UNLOCK and CLEAR\_FAULTS commands are supported. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS registers.

#### **MFR ADDRESS**

The MFR\_ADDRESS command byte sets the 7 bits of the PMBus slave address for this device.

Setting this command to a value of 0x80 disables device addressing. The GLOBAL device address, 0x5A and 0x5B, cannot be deactivated. If RCONFIG is set to ignore (MFR\_CONFIG\_ALL[6] =  $1_b$ ), the ASEL pin is still used to determine the LSB of the channel address. If the ASEL pin is open, the LTM4686B will use the MFR\_ADDRESS stored in EEPROM. Values of 0x5A, 0x5B, 0x0C, and 0x7C are not recommended.

This command has one data byte.

#### MFR RAIL\_ADDRESS

The MFR\_RAIL\_ADDRESS command enables direct device address access to the PAGE activated channel. The value of this command should be common to all devices attached to a single power supply rail.

The user should only perform command writes to this address. If a read is performed from this address and the rail devices do not respond with EXACTLY the same value, the LTM4686B will detect bus contention and set a CML communications fault.

Setting this command to a value of 0x80 disables rail device addressing for the channel.

This command has one data byte.

#### **GENERAL CONFIGURATION REGISTERS**

| COMMAND NAME    | CMD CODE | DESCRIPTION                                      | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|-----------------|----------|--------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_CHAN_CONFIG | 0xD0     | Configuration bits that are channel specific.    | R/W Byte | Υ     | Reg            |       | Υ   | 0x1D             |
| MFR_CONFIG_ALL  | 0xD1     | Configuration bits that are common to all pages. | R/W Byte | N     | Reg            |       | Υ   | 0x09             |

#### MFR CHAN CONFIG

General purpose configuration command common to multiple ADI products.

| BIT | MEANING                                                                                                                                                                                                                                                                                                      |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                                                                                                                                                                                                                                                                                                     |
| 6   | Reserved                                                                                                                                                                                                                                                                                                     |
| 5   | Reserved                                                                                                                                                                                                                                                                                                     |
| 4   | Disable RUN Low. When asserted the RUN pin is not pulsed low if commanded OFF                                                                                                                                                                                                                                |
| 3   | Short Cycle. When asserted the output will immediate off if commanded ON while waiting for TOFF_DELAY or TOFF_FALL. TOFF_MIN of 120ms is honored then the part will command ON.                                                                                                                              |
| 2   | SHARE_CLOCK control, if SHARE_CLOCK is held low, the output is disabled                                                                                                                                                                                                                                      |
| 1   | No $\overline{\text{GPIO}}$ $\overline{\text{ALERT}}$ , $\overline{\text{ALERT}}$ is not pulled low if $\overline{\text{GPIO}}$ is pulled low externally. Assert this bit if either POWER_GOOD or VOUT_UVUF are propagated on $\overline{\text{GPIO}}$                                                       |
| 0   | Disables the V <sub>OUT</sub> decay value requirement for MFR_RETRY_TIME processing. When this bit is set to a 0, the output must decay to less than 12.5% of the programmed value for any action that turns off the rail including a fault, an OFF/ON command, or a toggle of RUN from high to low to high. |

## MFR\_CONFIG\_ALL

General purpose configuration command common to multiple ADI products

| BIT | MEANING                                                                                                                       |
|-----|-------------------------------------------------------------------------------------------------------------------------------|
| 7   | Enable Fault Logging                                                                                                          |
| 6   | Ignore Resistor Configuration Pins                                                                                            |
| 5   | Disable CML fault for Quick Command message                                                                                   |
| 4   | Disable SYNC out                                                                                                              |
| 3   | Enable 255ms Time Out                                                                                                         |
| 2   | A valid PEC required for PMBus writes to be accepted. If this bit is not set, the part will accept commands with invalid PEC. |
| 1   | Enable the use of PMBus clock stretching                                                                                      |
| 0   | Enables a low to high transition on either RUN pin to issue a CLEAR_FAULTS command                                            |

This command has one data byte.

#### ON/OFF/MARGIN

| COMMAND NAME  | CMD<br>CODE | DESCRIPTION                                                                    | TYPE      | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|---------------|-------------|--------------------------------------------------------------------------------|-----------|-------|----------------|-------|-----|------------------|
| ON_OFF_CONFIG | 0x02        | RUN pin and PMBus bus on/off command configuration.                            | R/W Byte  | Υ     | Reg            |       | Υ   | 0x1F             |
| OPERATION     | 0x01        | Operating mode control. On/off, margin high and margin low.                    | R/W Byte  | Y     | Reg            |       | Y   | 0x80             |
| MFR_RESET     | 0xFD        | Commanded reset without requiring a power-down. Identical to RESTORE_USER_ALL. | Send Byte | N     |                |       |     | NA               |

## ON\_OFF\_CONFIG

The ON\_OFF\_CONFIG command configures the combination of RUN*n* pin input and serial bus commands needed to turn the unit on and off. This includes how the unit responds when power is applied.

Table 22. Supported Values

| VALUE | MEANING                                                                                                                              |
|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| 0x1F  | OPERATION value and $RUNn$ pin must both command the device to start/run. Device executes immediate off when commanded off.          |
| 0x1E  | OPERATION value and RUN <i>n</i> pin must both command the device to start/run. Device uses TOFF_ command values when commanded off. |
| 0x17  | RUNn pin control with immediate off when commanded off. OPERATION on/off control ignored.                                            |
| 0x16  | RUNn pin control using TOFF_ command values when commanded off. OPERATION on/off control ignored.                                    |

Note: A high on the RUNn pin is always required to start power conversion. Power conversion will always stop with a low on RUNn.

Programming an unsupported ON\_OFF\_CONFIG value will generate a CML fault and the command will be ignored.

#### **OPERATION**

The OPERATION command is used to turn the unit on and off in conjunction with the input from the RUN*n* pins. It is also used to cause the unit to set the output voltage to the upper or lower MARGIN VOLTAGEs. The unit stays in the commanded operating mode until a subsequent OPERATION command or change in the state of the RUN*n* pin instructs the device to change to another mode. If the part is stored in the MARGIN\_LOW/HIGH state, the next MFR\_RESET or RESTORE\_USER\_ALL or SV<sub>IN</sub> power cycle will ramp to that state. If the OPERATION command is modified, for example ON is changed to MARGIN\_LOW, the output will move at a fixed slope set by the VOUT\_TRANSITION\_RATE. The default operation command is sequence off.

Margin High (Ignore Faults) and Margin Low (Ignore Faults) operations are not supported by the LTM4686B.

The part defaults to the Sequence Off state.

This command has one data byte.

Table 23. OPERATION Command Detail Register OPERATION Data Contents When On\_Off\_Config\_Use\_PMBus Enables Operation\_Control

| SYMBOL   | ACTION               | VALUE |
|----------|----------------------|-------|
| BITS     |                      |       |
|          | Turn off immediately | 0x00  |
|          | Turn on              | 0x80  |
| FUNCTION | Margin Low           | 0x98  |
|          | Margin High          | 0xA8  |
|          | Sequence off         | 0x40  |

# OPERATION Data Contents When On\_Off\_Config is Configured Such That OPERATION Command Is Not Used to Command Channel On or Off

| SYMBOL   | ACTION            | VALUE |
|----------|-------------------|-------|
| BITS     |                   |       |
|          | Output at Nominal | 0x80  |
| FUNCTION | Margin Low        | 0x98  |
|          | Margin High       | 0xA8  |

Note: Attempts to write a reserved value will cause a CML fault.

#### MFR RESET

This command provides a means by which the user can perform a reset of the LTM4686B. Identical to RESTORE\_USER\_ALL. This write-only command has no data bytes.

#### PWM CONFIG

| COMMAND NAME     | CMD CODE | DESCRIPTION                                                         | ТҮРЕ     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|------------------|----------|---------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_PWM_MODE     | 0xD4     | Configuration for the PWM engine of each channel.                   | R/W Byte | Υ     | Reg            |       | Υ   | 0xC3             |
| MFR_PWM_CONFIG   | 0xF5     | Set numerous parameters for the DC/DC controller including phasing. | R/W Byte | N     | Reg            |       | Υ   | 0x10             |
| FREQUENCY_SWITCH | 0x33     | Switching frequency of the controller.                              | R/W Word | N     | L11            | kHz   | Υ   | 1000<br>0x03E8   |

#### MFR PWM MODE

The MFR\_PWM\_MODE command allows the user to program the PWM controller to use, discontinuous (pulse-skipping mode), or forced continuous conduction mode.

| BIT | MEANING                                                                                                                                                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Range of I <sub>LIMIT</sub>                                                                                                                                                                                                     |
|     | 0 – Low Current Range                                                                                                                                                                                                           |
|     | 1 – High Current Range                                                                                                                                                                                                          |
| 6   | Enable Servo Mode                                                                                                                                                                                                               |
| 5   | Reserved                                                                                                                                                                                                                        |
| 4   | Page 0 Only: Use of TSNS1a-Sensed Temperature Telemetry                                                                                                                                                                         |
|     | 0 – Temperature sensed via TSNS1a is used to temperature-correct the current-sense information digitized by Channel 1.                                                                                                          |
|     | 1 – Temperature sensed via TSNS0 is used to temperature-correct the current-sense information digitized by Channel 1. Telemetry obtained from the thermal sensor connected to TSNS1a can be external to the module, if desired. |
| 3   | Reserved                                                                                                                                                                                                                        |
| 2   | Reserved                                                                                                                                                                                                                        |
| 1   | Voltage Range                                                                                                                                                                                                                   |
|     | 0 – Hi Voltage Range 3.6 volts max                                                                                                                                                                                              |
|     | 1 – Lo Voltage Range 2.75 volts max                                                                                                                                                                                             |
| 0   | PWM Mode                                                                                                                                                                                                                        |
|     | 0 – Discontinuous Mode                                                                                                                                                                                                          |
|     | 1 – Continuous Mode                                                                                                                                                                                                             |

Whenever the channel is ramping on, the PWM mode will be discontinuous, regardless of the value of this command.

Bit [7] of this command determines if the part is in high range or low range of the IOUT\_OC\_FAULT\_LIMIT command. Changing this bit value changes the PWM loop gain and compensation. Changing this bit value whenever an output is active may have detrimental system results.

Bit [6] The LTM4686B will not servo while the part is OFF, ramping on or ramping off. When set to a one, the output servo is enabled. The output set point DAC will be slowly adjusted to minimize the difference between the READ\_VOUT\_ADC and the VOUT\_COMMAND (or the appropriate margined value).

Bit [1] of this command determines if the part is in high range or low voltage range. Changing this bit value changes the PWM loop gain and compensation. This bit value cannot be changed when an output is active.

## MFR\_PWM\_CONFIG

The MFR\_PWM\_CONFIG command sets the switching frequency phase offset with respect to the falling edge of the SYNC signal. The part must be in the OFF state to process this command. Either the RUN pins must be low or the part must be commanded off. If the part is in the RUN state and this command is written, the command will be ignored and a BUSY fault will be asserted. Bit 7 allows remote differential voltage sensing for PolyPhase rail applications.

| BIT       | MEANING                                                                                                                                                                                                                                                                                                           |                     |  |  |  |  |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|--|--|
| 7         | EA Connection                                                                                                                                                                                                                                                                                                     |                     |  |  |  |  |  |  |
|           | 0 – Independent EA and Channel Outputs                                                                                                                                                                                                                                                                            |                     |  |  |  |  |  |  |
|           | 1 – EA1 uses EA0 input for PolyPhase operation                                                                                                                                                                                                                                                                    |                     |  |  |  |  |  |  |
| 6         | Reserved.                                                                                                                                                                                                                                                                                                         |                     |  |  |  |  |  |  |
| 5         | Reserved                                                                                                                                                                                                                                                                                                          |                     |  |  |  |  |  |  |
| 4         | Share Clock Enable : If this bit is 1, the SHARE_CLK pin will not be released until $SV_{IN} > VIN\_ON$ . The SHARE_CLK pin will be pulled low when $SV_{IN} < VIN\_OFF$ . If this bit is 0, the SHARE_CLK pin will not be pulled low when $SV_{IN} < VIN\_OFF$ except for the initial application of $SV_{IN}$ . |                     |  |  |  |  |  |  |
| 3         | Reserved                                                                                                                                                                                                                                                                                                          |                     |  |  |  |  |  |  |
| BIT [2:0] | CHANNEL 0 (DEGREES)                                                                                                                                                                                                                                                                                               | CHANNEL 1 (DEGREES) |  |  |  |  |  |  |
| 000b      | 0                                                                                                                                                                                                                                                                                                                 | 180                 |  |  |  |  |  |  |
| 001b      | 90                                                                                                                                                                                                                                                                                                                | 270                 |  |  |  |  |  |  |
| 010b      | 0                                                                                                                                                                                                                                                                                                                 | 240                 |  |  |  |  |  |  |
| 011b      | 0                                                                                                                                                                                                                                                                                                                 | 120                 |  |  |  |  |  |  |
| 100b      | 120                                                                                                                                                                                                                                                                                                               | 240                 |  |  |  |  |  |  |
| 101b      | 60                                                                                                                                                                                                                                                                                                                | 240                 |  |  |  |  |  |  |
| 110b      | 120                                                                                                                                                                                                                                                                                                               | 300                 |  |  |  |  |  |  |

Do not assert Bit [7] unless it is a PolyPhase application and both  $V_{OUT}$  pins are tied together and both COMPna pins are tied together.

This command has one data byte.

#### FREQUENCY\_SWITCH

The FREQUENCY\_SWITCH command sets the switching frequency, in kHz, of a PMBus device. See Table 7 for recommended values.

#### Supported Frequencies:

| Supported i requestiones: |  |  |  |  |  |  |  |
|---------------------------|--|--|--|--|--|--|--|
| RESULTING FREQUENCY (TYP) |  |  |  |  |  |  |  |
| External Oscillator       |  |  |  |  |  |  |  |
| 500kHz                    |  |  |  |  |  |  |  |
| 575kHz                    |  |  |  |  |  |  |  |
| 650kHz                    |  |  |  |  |  |  |  |
| 750kHz                    |  |  |  |  |  |  |  |
| 1000kHz                   |  |  |  |  |  |  |  |
|                           |  |  |  |  |  |  |  |

The part must be in the OFF state to process this command. Either the RUN pins must be low or the part must be commanded off. If the part is in the RUN state and this command is written, the command will be ignored and a BUSY fault will be asserted. When the part is commanded off and the frequency is changed, a PLL\_UNLOCK status may be detected as the PLL locks onto the new frequency.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### **VOLTAGE**

#### Input Voltage (SV<sub>IN</sub>) and Limits

| COMMAND NAME        | CMD<br>CODE | DESCRIPTION                                                                        | TYPE        | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT VALUE   |
|---------------------|-------------|------------------------------------------------------------------------------------|-------------|-------|----------------|-------|-----|-----------------|
| VIN_OV_FAULT_ LIMIT | 0x55        | Input supply (SV <sub>IN</sub> ) overvoltage fault limit.                          | R/W<br>Word | N     | L11            | V     | Υ   | 6.000<br>0xCB00 |
| VIN_UV_WARN_LIMIT   | 0x58        | Input supply (SV <sub>IN</sub> ) undervoltage warning limit.                       | R/W<br>Word | N     | L11            | V     | Y   | 4.094 (0xCA0C)  |
| VIN_ON              | 0x35        | Input voltage (SV <sub>IN</sub> ) at which the unit should start power conversion. | R/W<br>Word | N     | L11            | V     | Y   | 4.250 (0xCA20)  |
| VIN_OFF             | 0x36        | Input voltage (SV <sub>IN</sub> ) at which the unit should stop power conversion.  | R/W<br>Word | N     | L11            | V     | Y   | 4.000 (0xCA00)  |

#### VIN\_OV\_FAULT\_LIMIT

The VIN\_OV\_FAULT\_LIMIT command sets the value of the measured (SV<sub>IN</sub>) input voltage, in volts, that causes an input overvoltage fault. The fault is detected with the A/D converter resulting in latency up to 90ms, typical.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### VIN UV WARN LIMIT

The VIN\_UV\_WARN\_LIMIT command sets the value of the  $SV_{IN}$  input voltage that causes an  $SV_{IN}$  input undervoltage warning. The warning is detected with the A/D converter resulting in latency up to 90ms, typical.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### VIN\_ON

The VIN\_ON command sets the SV<sub>IN</sub> input voltage, in volts, at which the unit should start power conversion.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### VIN OFF

The VIN\_OFF command sets the SV<sub>IN</sub> input voltage, in volts, at which the unit should stop power conversion.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

## **Output Voltage and Limits**

| COMMAND NAME         | CMD CODE | DESCRIPTION                                                              | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE         |
|----------------------|----------|--------------------------------------------------------------------------|----------|-------|----------------|-------|-----|--------------------------|
| VOUT_MODE            | 0x20     | Output voltage format and exponent (2 <sup>-12</sup> ).                  | R Byte   | Y     | Reg            |       |     | 2 <sup>-12</sup><br>0x14 |
| VOUT_MAX             | 0x24     | Upper limit on the commanded output voltage including VOUT_MARGIN_HIGH.  | R/W Word | Y     | L16            | V     | Υ   | 3.630<br>0x3A14          |
| VOUT_OV_FAULT_ LIMIT | 0x40     | Output overvoltage fault limit.                                          | R/W Word | Y     | L16            | V     | Υ   | 1.100V<br>0x119A         |
| VOUT_OV_WARN_ LIMIT  | 0x42     | Output overvoltage warning limit.                                        | R/W Word | Y     | L16            | V     | Y   | 1.075V<br>0x1133         |
| VOUT_MARGIN_HIGH     | 0x25     | Margin high output voltage set point. Must be greater than VOUT_COMMAND. | R/W Word | Y     | L16            | V     | Υ   | 1.050V<br>0x10CD         |
| VOUT_COMMAND         | 0x21     | Nominal output voltage set point.                                        | R/W Word | Y     | L16            | V     | Υ   | 1.000V<br>0x1000         |
| VOUT_MARGIN_LOW      | 0x26     | Margin low output voltage set point. Must be less than VOUT_COMMAND.     | R/W Word | Y     | L16            | V     | Υ   | 0.950V<br>0x0F33         |
| VOUT_UV_WARN_ LIMIT  | 0x43     | Output undervoltage warning limit.                                       | R/W Word | Y     | L16            | V     | Υ   | 0.925V<br>0x0ECD         |
| VOUT_UV_FAULT_ LIMIT | 0x44     | Output undervoltage fault limit.                                         | R/W Word | Y     | L16            | V     | Υ   | 0.900V<br>0x0E66         |
| MFR_VOUT_MAX         | 0xA5     | Maximum allowed output voltage including VOUT_OV_FAULT_LIMIT.            | R Word   | Y     | L16            | V     |     | 5.7<br>0x5B34            |

#### VOUT\_MODE

The data byte for VOUT\_MODE command, used for commanding and reading output voltage, consists of a 3-bit mode (only linear format is supported) and a 5-bit parameter representing the exponent used in output voltage Read/Write commands.

This read-only command has one data byte.

#### VOUT\_MAX

The VOUT\_MAX command sets an upper limit on any voltage, including VOUT\_MARGIN\_HIGH, the unit can command regardless of any other commands or combinations. The maximum allowed value of this command is 5.7 volts. The maximum output voltage the LTM4686B can produce is 3.6 volts including VOUT\_MARGIN\_HIGH. However, the VOUT\_OV\_FAULT\_LIMIT can be commanded as high as 4.0 volts. The LTM4686B is not specified for operation above 3.6V<sub>OUT</sub>.

This command has two data bytes and is formatted in Linear 16u format.

#### VOUT\_OV\_FAULT\_LIMIT

The VOUT\_OV\_FAULT\_LIMIT command sets the value of the output voltage measured at the sense pins, in volts, which causes an output overvoltage fault.

If the VOUT\_OV\_FAULT\_LIMIT is modified and the switcher is active, allow 10ms after the command is modified to assure the new value is being honored. The part indicates if it is busy making a calculation. Monitor bits 5 and 6 of MFR\_COMMON. Either bit is low if the part is busy. If this wait time is not met, and the VOUT\_COMMAND is modified

above the old overvoltage limit, an OV condition might temporarily be detected resulting in undesirable behavior and possible damage to the switcher.

If VOUT\_OV\_FAULT\_RESPONSE is set to OV\_PULLDOWN, the GPIO pin will not assert if VOUT\_OV\_FAULT is propagated. The LTM4686B will pull the TG low and assert the BG bit as soon as the overvoltage condition is detected.

This command has two data bytes and is formatted in Linear\_16u format.

#### VOUT\_OV\_WARN\_LIMIT

The VOUT\_OV\_WARN\_LIMIT command sets the value of the output voltage measured at the sense pins, in volts, which causes an output voltage high warning. The READ\_VOUT value will be used to determine if this limit has been exceeded.

In response to the VOUT OV WARN LIMIT being exceeded, the device:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the V<sub>OUT</sub> bit in the STATUS\_WORD
- Sets the V<sub>OUT</sub> Overvoltage Warning bit in the STATUS\_VOUT command
- Notifies the host by asserting ALERT pin, unless masked.

This condition is detected by the ADC so the response time may be up to 90ms, typical.

This command has two data bytes and is formatted in Linear\_16u format.

#### **VOUT\_MARGIN\_HIGH**

The VOUT\_MARGIN\_HIGH command loads the unit with the voltage to which the output is to be changed, in volts, when the OPERATION command is set to "Margin High". The value must be greater than VOUT\_COMMAND. The maximum guaranteed value on VOUT\_MARGIN\_HIGH is 3.6V.

This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition.

This command has two data bytes and is formatted in Linear\_16u format.

#### **VOUT COMMAND**

The VOUT\_COMMAND consists of two bytes and is used to set the output voltage, in volts. The maximum guaranteed value on  $V_{OUT}$  is 3.6V.

This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition.

This command has two data bytes and is formatted in Linear\_16u format.

#### **VOUT MARGIN LOW**

The VOUT\_MARGIN\_LOW command loads the unit with the voltage to which the output is to be changed, in volts, when the OPERATION command is set to "Margin Low". The value must be less than VOUT\_COMMAND.

This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition.

This command has two data bytes and is formatted in Linear\_16u format.

#### **VOUT UV WARN LIMIT**

The VOUT\_UV\_ WARN\_LIMIT command reads the value of the output voltage measured at the sense pins, in volts, which causes an output voltage low warning.

In response to the VOUT UV WARN LIMIT being exceeded, the device:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the V<sub>OUT</sub> bit in the STATUS\_WORD
- Sets the V<sub>OUT</sub> Undervoltage Warning bit in the STATUS\_VOUT command
- Notifies the host by asserting ALERT pin, unless masked.

This condition is detected by the ADC so the response time may be up to 90ms, typical.

This command has two data bytes and is formatted in Linear\_16u format.

#### **VOUT UV FAULT LIMIT**

The VOUT\_UV\_FAULT\_LIMIT command reads the value of the output voltage measured at the sense pins, in volts, which causes an output undervoltage fault.

This command has two data bytes and is formatted in Linear\_16u format.

#### MFR VOUT MAX

The MFR\_VOUT\_MAX command is the maximum output voltage in volts for each channel including VOUT\_OV\_FAULT\_LIMIT. If the output voltages are set to high range (Bit 1 of MFR\_PWM\_MODE set to a 0) MFR\_VOUT\_MAX for channel 0 and 1 is 5.7V. If the output voltages are set to low range (Bit 1 of MFR\_PWM\_MODE set to a 1) the MFR\_VOUT\_MAX for both channels is 2.75V. Entering VOUT\_COMMAND values greater than this will result in a CML fault and the output voltage setting will be clamped to the maximum level.

This read-only command has 2 data bytes and is formatted in Linear\_16u format.

#### CURRENT

### **Input Current Calibration**

| COMMAND NAME   | CMD CODE | DESCRIPTION                                                                     | TYPE        | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE  |
|----------------|----------|---------------------------------------------------------------------------------|-------------|-------|----------------|-------|-----|-------------------|
| MFR_IIN_OFFSET | 0xE9     | Coefficient used to add to the input current to account for the IQ of the part. | R/W<br>Word | Y     | L11            | Α     | Y   | 0.04816<br>0x9315 |

#### MFR IIN OFFSET

The MFR\_IIN\_OFFSET command allows the user to set an input current representing the quiescent current of each channel. For accurate results at low output current, the part should be in continuous conduction mode. (MFR\_PWM\_ $MODE[0] = 1_b$ ). See Table 8 for recommended values.

This command has 2 data bytes and is formatted in Linear\_5s\_11s format.

## **Output Current Calibration**

| 000000000000000000000000000000000000000 | CMD  | DECODIFICAL CONTRACTOR OF THE | TVDE     | DAGED | DATA   |       |                      | DEFAULT                    |
|-----------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|----------------------|----------------------------|
| COMMAND NAME                            | CODE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TYPE     | PAGED | FORMAT | UNITS | NVM                  | VALUE                      |
| IOUT_CAL_GAIN                           | 0x38 | The ratio of the voltage at the current sense pins to the sensed current.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R/W Word | Υ     | L11    | mΩ    | Factory-<br>Only NVM | Trimmed,<br>1.41mΩ typical |
| MFR_IOUT_CAL_GAIN_TC                    | 0xF6 | Temperature coefficient of the current sensing element.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W Word | Υ     | CF     |       | Y                    | 3860<br>0x0F14             |

#### **IOUT CAL GAIN**

The IOUT\_CAL\_GAIN command is nominally used to set the resistance value of the current sense element, in milliohms. (See also MFR\_IOUT\_CAL\_GAIN\_TC). Writes to this register result in a NACK and do not impact output current readback telemetry.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### MFR IOUT CAL GAIN TC

The MFR\_IOUT\_CAL\_GAIN\_TC command allows the user to program the temperature coefficient of the IOUT\_CAL\_GAIN inductor DCR in ppm/°C.

This command has two data bytes and is formatted in 16-bit 2's complement integer ppm. N = -32768 to  $32767 \cdot 10^{-6}$ . Nominal temperature is 27°C. The IOUT\_CAL\_GAIN is multiplied by:

[1.0 + MFR\_IOUT\_CAL\_GAIN\_TC • (READ\_TEMPERATURE\_1-27)]. DCR sensing will have a typical value of 3900.

The IOUT\_CAL\_GAIN and MFR\_IOUT\_CAL\_GAIN\_TC impact all current parameters including: READ\_IOUT, READ\_IIN, IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT. Writes to this register are not recommended; use the factory-default value.

### **Input Current**

| COMMAND NAME      | CMD CODE | DESCRIPTION                      | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|-------------------|----------|----------------------------------|----------|-------|----------------|-------|-----|------------------|
| IIN_OC_WARN_LIMIT | 0x5D     | Input overcurrent warning limit. | R/W Word | N     | L11            | А     | Υ   | 30<br>0xDBC0     |

#### IIN OC WARN LIMIT

The IIN\_OC\_WARN\_LIMIT command sets the value of the input current, in amperes, that causes a warning indicating the input current is high. The READ\_IIN value will be used to determine if this limit has been exceeded.

In response to the IIN OC WARN LIMIT being exceeded, the device:

- Sets the OTHER bit in the STATUS BYTE
- Sets the INPUT bit in the upper byte of the STATUS WORD
- Sets the IIN Overcurrent Warning bit in the STATUS INPUT command, and
- Notifies the host by asserting ALERT pin, unless masked

This condition is detected by the ADC so the response time may be up to 90ms, typical.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### **Output Current**

| COMMAND NAME        | CMD CODE | DESCRIPTION                       | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value |
|---------------------|----------|-----------------------------------|----------|-------|----------------|-------|-----|------------------|
| IOUT_OC_FAULT_LIMIT | 0x46     | Output overcurrent fault limit.   | R/W Word | Υ     | L11            | А     | Y   | 36<br>0xE240     |
| IOUT_OC_WARN_LIMIT  | 0x4A     | Output overcurrent warning limit. | R/W Word | Y     | L11            | А     | Y   | 20.5<br>0xDA90   |

#### IOUT\_OC\_FAULT\_LIMIT

The IOUT\_OC\_FAULT\_LIMIT command sets the value of the peak output current limit, in amperes. When the controller is in current limit, the overcurrent detector will indicate an overcurrent fault condition. The programmed overcurrent fault limit value is rounded up to the nearest one of the following set of discrete values:

| 25mV/IOUT_CAL_GAIN   | Low Range (1.5x Nominal Loop Gain) |
|----------------------|------------------------------------|
| 28.6mV/IOUT_CAL_GAIN | MFR_PWM_MODE [7] = 0               |
| 32.1mV/IOUT_CAL_GAIN |                                    |
| 35.7mV/IOUT_CAL_GAIN |                                    |
| 39.3mV/IOUT_CAL_GAIN |                                    |
| 42.9mV/IOUT_CAL_GAIN |                                    |
| 46.4mV/IOUT_CAL_GAIN |                                    |
| 50mV/IOUT_CAL_GAIN   |                                    |
| 37.5mV/IOUT_CAL_GAIN | High Range (Nominal Loop Gain)     |
| 42.9mV/IOUT_CAL_GAIN | MFR_PWM_MODE [7] = 1               |
| 48.2mV/IOUT_CAL_GAIN |                                    |
| 53.6mV/IOUT_CAL_GAIN |                                    |
| 58.9mV/IOUT_CAL_GAIN |                                    |
| 64.3mV/IOUT_CAL_GAIN |                                    |
| 69.6mV/IOUT_CAL_GAIN |                                    |
| 75mV/IOUT_CAL_GAIN   |                                    |
|                      |                                    |

Note: This is the peak of the current waveform. The READ\_IOUT command returns the average current. The peak output current limits are adjusted with temperature based on the MFR\_IOUT\_CAL\_GAIN\_TC using the equation:

IOUT\_OC\_FAULT\_LIMIT = IOUT\_CAL\_GAIN • (1 + MFR\_IOUT\_CAL\_GAIN\_TC • (READ\_TEMPERTURE\_1-27.0)).

The LTpowerPlay GUI automatically convert the voltages to currents.

The  $I_{OUT}$  range is set with bit 7 of the MFR\_PWM\_MODE command.

The IOUT\_OC\_FAULT\_LIMIT is ignored during TON\_RISE and TOFF\_FALL.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

### *IOUT\_OC\_WARN\_LIMIT*

This command sets the value of the output current that causes an output overcurrent warning in amperes. The READ IOUT value will be used to determine if this limit has been exceeded.

In response to the IOUT\_OC\_WARN\_LIMIT being exceeded, the device:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the IOUT bit in the STATUS WORD
- Sets the IOUT Overcurrent Warning bit in the STATUS\_IOUT command, and
- Notifies the host by asserting ALERT pin, unless masked.

This condition is detected by the ADC so the response time may be up to 90ms, typical.

The IOUT OC FAULT LIMIT is ignored during TON RISE and TOFF FALL.

This command has two data bytes and is formatted in Linear 5s 11s format

#### **TEMPERATURE**

### **Power Stage DCR Temperature Calibration**

| COMMAND NAME      | CMD CODE | DESCRIPTION                                                                     | ТҮРЕ     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|-------------------|----------|---------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_TEMP_1_GAIN   | 0xF8     | Sets the slope of the power stage temperature sensor.                           | R/W Word | Υ     | CF             |       | Y   | 0.995<br>0x3FAE  |
| MFR_TEMP_1_OFFSET | 0xF9     | Sets the offset of the power stage temperature sensor with respect to -273.1°C. | R/W Word | Υ     | L11            | С     | Y   | 0<br>0x8000      |

#### MFR\_TEMP\_1\_GAIN

The MFR\_TEMP\_1\_GAIN command will modify the slope of the power stage temperature sensor to account for non-idealities in the element and errors associated with the remote sensing of the temperature in the inductor.

This command has two data bytes and is formatted in 16-bit 2's complement integer. N = 8192 to 32767. The effective adjustment is  $N \cdot 2^{-14}$ . The nominal value is 1.

#### MFR\_TEMP\_1\_OFFSET

The MFR\_TEMP\_1\_OFFSET command will modify the offset of the power stage temperature sensor to account for non-idealities in the element and errors associated with the remote sensing of the temperature in the inductor.

This command has two data bytes and is formatted in Linear\_5s\_11s format. The part starts the calculation with a value of -273.15 so the default adjustment value is zero.

#### **Power Stage Temperature Limits**

| COMMAND NAME   | CMD CODE | DESCRIPTION                                | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value |
|----------------|----------|--------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| OT_FAULT_LIMIT | 0x4F     | Power stage overtemperature fault limit.   | R/W Word | Y     | L11            | С     | Υ   | 128<br>0xF200    |
| OT_WARN_LIMIT  | 0x51     | Power stage overtemperature warning limit. | R/W Word | Y     | L11            | С     | Υ   | 125<br>0xEBE8    |
| UT_FAULT_LIMIT | 0x53     | Power stage undertemperature fault limit.  | R/W Word | Υ     | L11            | С     | Υ   | -45<br>0xE530    |

#### OT FAULT LIMIT

The OT\_FAULT\_LIMIT command sets the value of the power stage temperature, in degrees Celsius, which causes an overtemperature fault. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded.

This condition is detected by the ADC so the response time may be up to 90ms, typical.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### OT\_WARN\_LIMIT

The OT\_WARN\_LIMIT command sets the value of the power stage temperature, in degrees Celsius, which causes an overtemperature warning. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded.

In response to the OT\_WARN\_LIMIT being exceeded, the device:

- Sets the TEMPERATURE bit in the STATUS BYTE
- Sets the Overtemperature Warning bit in the STATUS\_TEMPERATURE command, and
- Notifies the host by asserting ALERT pin, unless masked.

This condition is detected by the ADC so the response time may be up to 90ms, typical.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### UT\_FAULT\_LIMIT

The UT\_FAULT\_LIMIT command sets the value of the power stage temperature, in degrees Celsius, which causes an undertemperature fault. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded.

This condition is detected by the ADC so the response time may be up to 90ms, typical.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### **TIMING**

Timing: On Sequence/Ramp

| COMMAND NAME         | CMD CODE | DESCRIPTION                                                                                                     | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|----------------------|----------|-----------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| TON_DELAY            | 0x60     | Time from RUN and/or Operation on to output rail turn-on.                                                       | R/W Word | Y     | L11            | ms    | Υ   | 0.0<br>0x0000    |
| TON_RISE             | 0x61     | Time from when the output starts to rise until the output voltage reaches the V <sub>OUT</sub> commanded value. | R/W Word | Y     | L11            | ms    | Y   | 2.0<br>0xC200    |
| TON_MAX_FAULT_LIMIT  | 0x62     | Maximum time from the start of TON_RISE for VOUT_UV_FAULT_LIMIT.                                                | R/W Word | Y     | L11            | ms    | Y   | 10<br>0xD280     |
| VOUT_TRANSITION_RATE | 0x27     | Rate the output changes when V <sub>OUT</sub> commanded to a new value.                                         | R/W Word | Y     | L11            | V/ms  | Υ   | 0.025<br>0x8B33  |

#### TON DELAY

The TON\_DELAY command sets the time, in milliseconds, from when a start condition is received until the output voltage starts to rise. Values from 0ms to 83 seconds are valid.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### TON\_RISE

The TON\_RISE command sets the time, in milliseconds, from the time the output starts to rise to the time the output enters the regulation band. Values from 0 to 1.3 seconds are valid. The part will be in discontinuous mode during TON\_RISE events. If TON\_RISE is less than 0.25ms, the LTM4686B digital slope will be bypassed. The output voltage transition will be controlled by the analog performance of the PWM switcher. The maximum allowed slope is 4V/ms.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### TON\_MAX\_FAULT\_LIMIT

The TON\_MAX\_FAULT\_LIMIT command sets the value, in milliseconds, on how long the unit can attempt to power up the output without reaching the output undervoltage fault limit.

A data value of 0ms means that there is no limit and that the unit can attempt to bring up the output voltage indefinitely. The maximum limit is 83 seconds.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### **VOUT TRANSITION RATE**

When a PMBus device receives either a VOUT\_COMMAND or OPERATION (Margin High, Margin Low) that causes the output voltage to change this command set the rate in V/ms at which the output voltage changes. This commanded rate of change does not apply when the unit is commanded on or off.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### Timing: Off Sequence/Ramp

| COMMAND NAME        | CMD CODE | DESCRIPTION                                                                         | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|---------------------|----------|-------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| TOFF_DELAY          | 0x64     | Time from RUN and/or Operation off to the start of TOFF_FALL ramp.                  | R/W Word | Υ     | L11            | ms    | Y   | 0.0<br>0x0000    |
| TOFF_FALL           | 0x65     | Time from when the output starts to fall until the output reaches zero volts.       | R/W Word | Y     | L11            | ms    | Y   | 2.5<br>0xC280    |
| TOFF_MAX_WARN_LIMIT | 0x66     | Maximum allowed time, after TOFF_FALL completed, for the unit to decay below 12.5%. | R/W Word | Y     | L11            | ms    | Y   | 200<br>0xF320    |

#### TOFF DELAY

The TOFF\_DELAY command sets the time, in milliseconds, from when a stop condition is received until the output voltage starts to fall. Values from 0 to 83 seconds are valid.

This command is excluded from fault events.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### TOFF\_FALL

The TOFF\_FALL command sets the time, in milliseconds, from the end of the turn-off delay time until the output voltage is commanded to zero. It is the ramp time of the  $V_{OUT}$  DAC. When the  $V_{OUT}$  DAC is zero, the part will three-state.

The part will maintain the mode of operation programmed. For defined TOFF\_FALL times, the user should set the part to continuous conduction mode. Loading the max value indicates the part will ramp down at the slowest possible rate. The minimum supported fall time is 0.25ms. A value less than 0.25ms will result in a 0.25ms ramp. The maximum fall time is 1.3 seconds. The maximum allowed slope is 4V/ms.

In discontinuous conduction mode, the controller will not draw current from the load and the fall time will be set by the output capacitance and load current.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### TOFF\_MAX\_WARN\_LIMIT

The TOFF\_MAX\_WARN\_LIMIT command sets the value, in milliseconds, on how long the unit can attempt to turn off the output until a warning is asserted. The output is considered off when the  $V_{OUT}$  voltage is less than 12.5% of the programmed VOUT\_COMMAND value. The calculation begins after TOFF\_FALL is complete. TOFF\_MAX\_WARN is not enabled in VOUT\_DECAY is disabled.

A data value of 0ms means that there is no limit and that the unit can attempt to turn off the output voltage indefinitely. Other than 0, values from 120ms to 524 seconds are valid.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### **Precondition for Restart**

| COMMAND NAME       | CMD CODE | DESCRIPTION                                                   | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|--------------------|----------|---------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_RESTART_ DELAY | 0xDC     | Delay from actual RUN active edge to virtual RUN active edge. | R/W Word | Υ     | L11            | ms    | Υ   | 200<br>0xF320    |

#### MFR RESTART DELAY

This command specifies the minimum RUN off time in milliseconds. This device will pull the RUN pin low for this length of time once a falling edge of RUN has been detected. The minimum recommended value is 136ms.

Note: The restart delay is different than the retry delay. The restart delay pulls run low for the specified time, after which a standard start-up sequence is initiated. The minimum restart delay should be equal to TOFF\_DELAY + TOFF\_FALL + 136ms. Valid values are from 136ms to 65.52 seconds in 16ms increments. To assure a minimum off time, set the MFR\_RESTART\_DELAY 16ms longer than the desired time. The output rail can be off longer than the MFR\_RESTART\_DELAY after the RUN pin is pulled high if the output decay bit 1 is enabled in MFR\_CHAN\_CONFIG and the output takes a long time to decay below 12.5% of the programmed value.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### **FAULT RESPONSE**

#### **Fault Responses All Faults**

| COMMAND NAME     | CMD CODE | DESCRIPTION                             | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value |
|------------------|----------|-----------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_RETRY_ DELAY | 0xDB     | Retry interval during FAULT retry mode. | R/W Word | Υ     | L11            | ms    | Υ   | 350<br>0xFABC    |

#### MFR\_RETRY\_DELAY

This command sets the time in milliseconds between restarts if the fault response is to retry the controller at specified intervals. This command value is used for all fault responses that require retry. The retry time starts once the fault has been detected by the offending channel. Valid values are from 120ms to 83.88 seconds in 1ms increments.

Note: The retry delay time is determined by the longer of the MFR\_RETRY\_DELAY command or the time required for the regulated output to decay below 12.5% of the programmed value. If the natural decay time of the output is too long, it is possible to remove the voltage requirement of the MFR\_RETRY\_DELAY command by asserting bit 0 of MFR\_CHAN\_CONFIG.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

### Fault Responses Input Voltage (SV<sub>IN</sub>)

| COMMAND NAME          | CMD CODE | DESCRIPTION                                                                                           | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|-----------------------|----------|-------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| VIN_OV_FAULT_RESPONSE | 0x56     | Action to be taken by the device when an SV <sub>IN</sub> input supply overvoltage fault is detected. | R/W Byte | Υ     | Reg            |       | Υ   | 0x80             |

#### VIN\_OV\_FAULT\_RESPONSE

The VIN\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an (SV<sub>IN</sub>) input overvoltage fault. The data byte is in the format given in Table 28.

The device also:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Set the INPUT bit in the upper byte of the STATUS WORD
- Sets the SV<sub>IN</sub> Overvoltage Fault bit in the STATUS\_INPUT command, and
- Notifies the host by asserting ALERT pin, unless masked.

#### Fault Responses Output Voltage

| COMMAND NAME               | CMD CODE | DESCRIPTION                                                                     | ТҮРЕ     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value |
|----------------------------|----------|---------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| VOUT_OV_FAULT_RESPONSE     | 0x41     | Action to be taken by the device when an output overvoltage fault is detected.  | R/W Byte | Υ     | Reg            |       | Y   | 0x80             |
| VOUT_UV_FAULT_RESPONSE     | 0x45     | Action to be taken by the device when an output undervoltage fault is detected. | R/W Byte | Υ     | Reg            |       | Y   | 0xB8             |
| TON_MAX_FAULT_<br>RESPONSE | 0x63     | Action to be taken by the device when a TON_MAX_FAULT event is detected.        | R/W Byte | Υ     | Reg            |       | Y   | 0xB8             |

#### **VOUT OV FAULT RESPONSE**

The VOUT\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output overvoltage fault. The data byte is in the format given in Table 24.

The device also:

- Sets the VOUT\_OV bit in the STATUS\_BYTE
- Sets the V<sub>OLIT</sub> bit in the STATUS\_WORD
- Sets the V<sub>OUT</sub> Overvoltage Fault bit in the STATUS VOUT command
- Notifies the host by asserting ALERT pin, unless masked.

The only value recognized for this command are:

0x80—The device shuts down (disables the output) and the unit does not attempt to retry. The output remains disabled until the fault is cleared (PMBus, Part II, Section 10.7).

0xB8—The device shuts down (disables the output) and device attempts retry continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down.

0x4n The device shuts down and the unit does not attempt to retry. The output remains disabled until the part is commanded OFF then ON or the RUN pin is asserted low then high or MFR\_RESET or RESTORE\_USER\_ALL through the command or removal of SV<sub>IN</sub>. The OV fault must remain active for a period of n • 10μs, where n is a value from 0 to 7.

0x78+n The device shuts down and the unit attempts to retry continuously until either the fault condition is cleared or the part is commanded OFF then ON or the RUN pin is asserted low then high or MFR\_RESET or RESTORE\_USER\_ALL through the command or removal of  $SV_{IN}$ . The OV fault must remain active for a period of  $n \cdot 10\mu s$ , where  $n \cdot s \cdot a \cdot value$  from 0 to 7.

Any other value will result in a CML fault and the write will be ignored.

Table 24. VOUT OV FAULT RESPONSE Data Byte Contents

| BITS | DESCRIPTION                                                                                                                                                                                                                                                      | VALUE   | MEANING                                                                                                                                                                                                                                                                                                                |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response For all values of bits [7:6], the LTM4686B:                                                                                                                                                                                                             | 00      | Part performs OV pull down only (i.e., turns off the top MOSFET and turns on lower MOSFET while V <sub>OUT</sub> is > VOUT_OV_FAULT)                                                                                                                                                                                   |
|      | Sets the corresponding fault bit in the status commands and     Notifies the host by asserting ALERT pin, unless masked.  The fault bit, once set, is cleared only when one or more of the following events occurs:  The device receives a CLEAR FAULTS command. | 01      | The PMBus device continues operation for the delay time specified by bits [2:0] and the delay time unit specified for that particular fault. If the fault condition is still present at the end of the delay time, the unit responds as programmed in the Retry Setting (bits [5:3]).                                  |
|      | The output is commanded through the RUN <i>n</i> pin, the OPERATION command, or the combined action of the RUN <i>n</i> pin and                                                                                                                                  | 10      | The device shuts down immediately (disables the output) and responds according to the retry setting in bits [5:3].                                                                                                                                                                                                     |
|      | OPERATION command, to turn off and then to turn back on, or                                                                                                                                                                                                      | 11      | Not supported. Writing this value will generate a CML fault.                                                                                                                                                                                                                                                           |
|      | Bias power is removed and reapplied to the LTM4686B.                                                                                                                                                                                                             |         |                                                                                                                                                                                                                                                                                                                        |
| 5:3  | Retry Setting                                                                                                                                                                                                                                                    | 000–110 | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed.                                                                                                                                                                  |
|      |                                                                                                                                                                                                                                                                  | 111     | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. |
| 2:0  | Delay Time                                                                                                                                                                                                                                                       | XXX     | The delay time in $10\mu s$ increments. This delay time determines how long the controller continues operating after a fault is detected. Only valid for deglitched off state                                                                                                                                          |

#### **VOUT\_UV\_FAULT\_RESPONSE**

The VOUT\_UV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output undervoltage fault. The data byte is in the format given in Table 25.

The device also:

- Sets the V<sub>OUT</sub> bit in the STATUS\_WORD
- Sets the V<sub>OUT</sub> undervoltage fault bit in the STATUS\_VOUT command
- Notifies the host by asserting ALERT pin, unless masked.

The UV fault and warn are masked until the following criteria are achieved:

- 1) The TON\_MAX\_FAULT\_LIMIT has been reached
- 2) The TON\_DELAY sequence has completed
- 3) The TON\_RISE sequence has completed
- 4) The VOUT\_UV\_FAULT\_LIMIT threshold has been reached
- 5) The IOUT\_OC\_FAULT\_LIMIT is not present

The UV fault and warn are masked whenever the channel is not active.

The UV fault and warn are masked during TON\_RISE and TOFF\_FALL sequencing.

#### Table 25. VOUT\_UV\_FAULT\_RESPONSE Data Byte Contents

| BITS | DESCRIPTION                                                                                                                                                                                                         | VALUE | MEANING                                                                                                                                                                                                                                                                                                                |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response For all values of bits [7:6], the LTM4686B:                                                                                                                                                                | 00    | The PMBus device continues operation without interruption. (Ignores the fault functionally)                                                                                                                                                                                                                            |
|      | Sets the corresponding fault bit in the status commands and     Notifies the host by asserting ALERT pin, unless masked.  The fault bit, once set, is cleared only when one or more of the following events occurs: | 01    | The PMBus device continues operation for the delay time specified by bits [2:0] and the delay time unit specified for that particular fault. If the fault condition is still present at the end of the delay time, the unit responds as programmed in the Retry Setting (bits [5:3]).                                  |
|      | • The device receives a CLEAR_FAULTS command • The output is commanded through the RUNn pin, the OPERATION                                                                                                          | 10    | The device shuts down (disables the output) and responds according to the retry setting in bits [5:3].                                                                                                                                                                                                                 |
|      | command, or the combined action of the RUN <i>n</i> pin and OPERATION command, to turn off and then to turn back on, or                                                                                             | 11    | Not supported. Writing this value will generate a CML fault.                                                                                                                                                                                                                                                           |
|      | Bias power is removed and reapplied to the LTM4686B                                                                                                                                                                 |       |                                                                                                                                                                                                                                                                                                                        |
| 5:3  | Retry Setting                                                                                                                                                                                                       |       | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed.                                                                                                                                                                  |
|      |                                                                                                                                                                                                                     | 111   | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. |
| 2:0  | Delay Time                                                                                                                                                                                                          | XXX   | The delay time in 10µs increments. This delay time determines how long the controller continues operating after a fault is detected. Only valid for deglitched off state.                                                                                                                                              |

#### TON\_MAX\_FAULT\_RESPONSE

The TON\_MAX\_FAULT\_RESPONSE command instructs the device on what action to take in response to a TON\_MAX fault. The data byte is in the format given in Table 28.

The device also:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the V<sub>OUT</sub> bit in the STATUS\_WORD
- Sets the TON\_MAX\_FAULT bit in the STATUS\_VOUT command, and
- Notifies the host by asserting ALERT pin, unless masked.
- A value of 0 disables the TON\_MAX\_FAULT\_RESPONSE. It is not recommended to use 0.

This command has one data byte.

#### **Fault Responses Output Current**

| COMMAND NAME           | CMD CODE | DESCRIPTION                                                                    | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|------------------------|----------|--------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| IOUT_OC_FAULT_RESPONSE | 0x47     | Action to be taken by the device when an output overcurrent fault is detected. | R/W Byte | Υ     | Reg            |       | Υ   | 0x00             |

## IOUT\_OC\_FAULT\_RESPONSE

The IOUT\_OC\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output overcurrent fault. The data byte is in the format given in Table 26.

#### The device also:

- Sets the IOUT\_OC bit in the STATUS\_BYTE
- Sets the I<sub>OUT</sub> bit in the STATUS\_WORD
- Sets the I<sub>OUT</sub> Overcurrent Fault bit in the STATUS\_IOUT command, and
- Notifies the host by asserting ALERT pin, unless masked.

This command has one data byte.

#### Table 26. IOUT\_OC\_FAULT\_RESPONSE Data Byte Contents

| BITS | DESCRIPTION                                                                                                                                                                   | VALUE   | MEANING                                                                                                                                                                                                                                                                                    |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response For all values of bits [7:6], the LTM4686B:  • Sets the corresponding fault bit in the status commands and                                                           | 00      | The LTM4686B continues to operate indefinitely while maintaining the output current at the value set by IOUT_OC_FAULT_LIMIT without regard to the output voltage (known as constant-current or brick-wall limiting).                                                                       |
|      | Notifies the host by asserting ALERT pin, unless masked.                                                                                                                      | 01      | Not supported.                                                                                                                                                                                                                                                                             |
|      | The fault bit, once set, is cleared only when one or more of the following events occurs:                                                                                     | 10      | The LTM4686B continues to operate, maintaining the output current at the value set by IOUT_OC_FAULT_LIMIT without                                                                                                                                                                          |
|      | The device receives a CLEAR_FAULTS command                                                                                                                                    |         | regard to the output voltage, for the delay time set by bits [2:0].                                                                                                                                                                                                                        |
|      | • The output is commanded through the RUNn pin, the OPERATION command, or the combined action of the RUNn pin and OPERATION command, to turn off and then to turn back on, or |         | If the device is still operating in current limit at the end of the delay time, the device responds as programmed by the Retry Setting in bits [5:3].                                                                                                                                      |
|      | Bias power is removed and reapplied to the LTM4686B.                                                                                                                          | 11      | The LTM4686B shuts down immediately and responds as programmed by the Retry Setting in bits [5:3].                                                                                                                                                                                         |
| 5:3  | Retry Setting                                                                                                                                                                 | 000–110 | The unit does not attempt to restart. The output remains disabled until the fault is cleared by cycling the RUN <i>n</i> pin or removing bias power.                                                                                                                                       |
|      |                                                                                                                                                                               | 111     | The device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUNn pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. Note: The retry interval is set by the MFR_RETRY_DELAY command. |
| 2:0  | Delay Time                                                                                                                                                                    | XXX     | The number of delay time units in 16ms increments. This delay time is used to determine the amount of time a unit is to continue operating after a fault is detected before shutting down. Only valid for deglitched off state.                                                            |

## **Fault Responses IC Temperature**

| COMMAND NAME          | CMD CODE | DESCRIPTION                                                                          | TYPE   | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|-----------------------|----------|--------------------------------------------------------------------------------------|--------|-------|----------------|-------|-----|------------------|
| MFR_OT_FAULT_RESPONSE |          | Action to be taken by the device when an internal overtemperature fault is detected. | R Byte | N     | Reg            |       |     | 0xC0             |

#### MFR\_OT\_FAULT\_RESPONSE

The MFR\_OT\_FAULT\_RESPONSE command byte instructs the device on what action to take in response to an internal overtemperature fault. The data byte is in the format given in Table 27.

#### The LTM4686B also:

- Sets the MFR bit in the STATUS\_WORD, and
- Sets the Overtemperature Fault bit in the STATUS\_MFR\_SPECIFIC command
- Notifies the host by asserting ALERT pin, unless masked.

This command has one data byte.

#### Table 27. Data Byte Contents MFR\_OT\_FAULT\_RESPONSE

| BITS | DESCRIPTION                                                                                                                                                                                   | VALUE   | MEANING                                                                                                                 |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response                                                                                                                                                                                      | 00      | Not supported. Writing this value will generate a CML fault.                                                            |
|      | For all values of bits [7:6], the LTM4686B:                                                                                                                                                   | 01      | Not supported. Writing this value will generate a CML fault                                                             |
|      | Sets the corresponding fault bit in the status commands and                                                                                                                                   | 10      | The device shuts down immediately (disables the output) and                                                             |
|      | Notifies the host by asserting ALERT pin, unless masked.                                                                                                                                      |         | responds according to the retry setting in bits [5:3].                                                                  |
|      | The fault bit, once set, is cleared only when one or more of the following events occurs:                                                                                                     | 11      | The device's output is disabled while the fault is present.  Operation resumes and the output is enabled when the fault |
|      | The device receives a CLEAR_FAULTS command                                                                                                                                                    |         | condition no longer exists.                                                                                             |
|      | • The output is commanded through the RUN <i>n</i> pin, the OPERATION command, or the combined action of the RUN <i>n</i> pin and OPERATION command, to turn off and then to turn back on, or |         |                                                                                                                         |
|      | Bias power is removed and reapplied to the LTM4686B                                                                                                                                           |         |                                                                                                                         |
| 5:3  | Retry Setting                                                                                                                                                                                 | 000     | The unit does not attempt to restart. The output remains disabled until the fault is cleared.                           |
|      |                                                                                                                                                                                               | 001–111 | Not supported. Writing this value will generate CML fault.                                                              |
| 2:0  | Delay Time                                                                                                                                                                                    | XXX     | Not supported. Value ignored                                                                                            |

#### **Fault Responses Power Stage Temperature**

| COMMAND NAME       | CMD CODE | DESCRIPTION                                                                             | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|--------------------|----------|-----------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| OT_FAULT_ RESPONSE | 0x50     | Action to be taken by the device when a power stage overtemperature fault is detected,  | R/W Byte | Y     | Reg            |       | Y   | 0x80             |
| UT_FAULT_ RESPONSE | 0x54     | Action to be taken by the device when a power stage undertemperature fault is detected. | R/W Byte | Y     | Reg            |       | Y   | 0x80             |

#### OT FAULT RESPONSE

The OT\_FAULT\_RESPONSE command instructs the device on what action to take in response to a power stage over-temperature fault. The data byte is in the format given in Table 28.

#### The device also:

- Sets the TEMPERATURE bit in the STATUS\_BYTE
- Sets the Overtemperature Fault bit in the STATUS\_TEMPERATURE command, and
- Notifies the host by asserting ALERT pin, unless masked.

This condition is detected by the ADC so the response time may be up to 90ms, typical.

This command has one data byte.

#### UT\_FAULT\_RESPONSE

The UT\_FAULT\_RESPONSE command instructs the device on what action to take in response to a power stage undertemperature fault. The data byte is in the format given in Table 28.

The device also:

- Sets the TEMPERATURE bit in the STATUS\_BYTE
- Sets the Undertemperature Fault bit in the STATUS\_TEMPERATURE command, and
- Notifies the host by asserting ALERT pin, unless masked.

This condition is detected by the ADC so the response time may be up to 90ms, typical.

This command has one data byte.

# Table 28. Data Byte Contents: TON\_MAX\_FAULT\_RESPONSE, VIN\_OV\_FAULT\_RESPONSE, OT\_FAULT\_RESPONSE, UT\_FAULT\_RESPONSE

| BITS | DESCRIPTION                                                                                                                                                                                   | VALUE   | MEANING                                                                                                                                                                                                                                                                                                                |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response                                                                                                                                                                                      | 00      | The PMBus device continues operation without interruption.                                                                                                                                                                                                                                                             |
|      | For all values of bits [7:6], the LTM4686B:                                                                                                                                                   | 01      | Not supported. Writing this value will generate a CML fault.                                                                                                                                                                                                                                                           |
|      | Sets the corresponding fault bit in the status commands, and                                                                                                                                  | 10      | The device shuts down immediately (disables the output) and                                                                                                                                                                                                                                                            |
|      | • Notifies the host by asserting ALERT pin, unless masked.                                                                                                                                    |         | responds according to the retry setting in bits [5:3].                                                                                                                                                                                                                                                                 |
|      | The fault bit, once set, is cleared only when one or more of the following events occurs:                                                                                                     | 11      | Not supported. Writing this value will generate a CML fault.                                                                                                                                                                                                                                                           |
|      | The device receives a CLEAR_FAULTS command                                                                                                                                                    |         |                                                                                                                                                                                                                                                                                                                        |
|      | • The output is commanded through the RUN <i>n</i> pin, the OPERATION command, or the combined action of the RUN <i>n</i> pin and OPERATION command, to turn off and then to turn back on, or |         |                                                                                                                                                                                                                                                                                                                        |
|      | Bias power is removed and reapplied to the LTM4686B                                                                                                                                           |         |                                                                                                                                                                                                                                                                                                                        |
| 5:3  | Retry Setting                                                                                                                                                                                 | 000–110 | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed.                                                                                                                                                                  |
|      |                                                                                                                                                                                               | 111     | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. |
| 2:0  | Delay Time                                                                                                                                                                                    | XXX     | Not supported. Values ignored                                                                                                                                                                                                                                                                                          |

#### **FAULT SHARING**

### **Fault Sharing Propagation**

| COMMAND NAME                     | CMD CODE | DESCRIPTION                                                                                       | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value |
|----------------------------------|----------|---------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_GPIO_ PROPAGATE <sub>n</sub> | 0xD2     | Configuration that determines which faults are propagated to the $\overline{\text{GPIO}}_n$ pins. | R/W Word | Y     | Reg            |       | Υ   | 0x7993           |

## MFR\_GPIO\_PROPAGATE

The MFR\_GPIO\_PROPAGATE command enables the faults that can cause the  $\overline{\text{GPIO}}_n$  pin to assert low. The command is formatted as shown in Table 29. Faults can only be propagated to the  $\overline{\text{GPIO}}_n$  if they are programmed to respond to faults.

Table 29. GPIOn Propagate Fault Configuration. The GPIO0 and GPIO1 pins are designed to provide electrical notification of selected events to the user. Some of these events are common to both output channels. Others are specific to an output channel. They can also be used to share faults between channels.

| BIT(S) | SYMBOL                                       | OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B[15]  | V <sub>OUT</sub> disabled while not decayed. | This is used in a PolyPhase configuration when bit 0 of the MFR_CHAN_CONFIG is a zero. If the channel is turned off, by toggling the RUN pin or commanding the part OFF, and then the RUN is reasserted or the part is commanded back on before the output has decayed, $V_{OUT}$ will not restart until the 12.5% decay is honored. The $\overline{\text{GPIO}}n$ pin is asserted during this condition if bit 15 is asserted. |
| B[14]  | Mfr_gpio_propagate_short_CMD_cycle           | 0: No action                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        |                                              | 1: Asserts low if commanded off then on before the output has sequenced off. Re-asserts high 120ms after sequence off.                                                                                                                                                                                                                                                                                                          |
| b[13]  | Mfr_gpio_propagate_ton_max_fault             | 0: No action if a TON_MAX_FAULT fault is asserted                                                                                                                                                                                                                                                                                                                                                                               |
|        |                                              | 1: Associated output will be asserted low if a TON_MAX_FAULT fault is asserted                                                                                                                                                                                                                                                                                                                                                  |
|        |                                              | GPIOO is associated with page 0 TON_MAX_FAULT faults                                                                                                                                                                                                                                                                                                                                                                            |
|        |                                              | GPIO1 is associated with page 1 TON_MAX_FAULT faults                                                                                                                                                                                                                                                                                                                                                                            |
| b[12]  | Mfr_gpio0_propagate_vout_uvuf,               | Unfiltered VOUT_UV_FAULT_LIMIT comparator output                                                                                                                                                                                                                                                                                                                                                                                |
|        | Mfr_gpio1_propagate_vout_uvuf                | GPIOO is associated with channel 0                                                                                                                                                                                                                                                                                                                                                                                              |
|        |                                              | GPI01 is associated with channel 1                                                                                                                                                                                                                                                                                                                                                                                              |
| b[11]  | Mfr_gpio0_propagate_int_ot,                  | 0: No action if the MFR_OT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                                        |
|        | Mfr_gpio1_propagate_int_ot                   | 1: Associated output will be asserted low if the MFR_OT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                           |
| b[10]  | Mfr_pwrgd1_en*                               | 0: No action if channel 1 POWER_GOOD is not true                                                                                                                                                                                                                                                                                                                                                                                |
|        |                                              | 1: Associated output will be asserted low if channel 1 POWER_GOOD is not true                                                                                                                                                                                                                                                                                                                                                   |
|        |                                              | If this bit is asserted, the GPIO_FAULT_RESPONSE must be ignore. If the GPIO_FAULT_RESPONSE is not set to ignore, the part will latch off and never be able to start.                                                                                                                                                                                                                                                           |
| b[9]   | Mfr_pwrgd0_en*                               | 0: No action if channel 0 POWER_GOOD is not true                                                                                                                                                                                                                                                                                                                                                                                |
|        |                                              | 1: Associated output will be asserted low if channel 0 POWER_GOOD is not true                                                                                                                                                                                                                                                                                                                                                   |
|        |                                              | If this bit is asserted, the GPIO_FAULT_RESPONSE must be ignore. If the GPIO_FAULT_RESPONSE is not set to ignore, the part will latch off and never be able to start.                                                                                                                                                                                                                                                           |
| b[8]   | Mfr_gpio0_propagate_ut,                      | 0: No action if the UT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                                            |
|        | Mfr_gpio1_propagate_ut                       | 1: Associated output will be asserted low if the UT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                               |
|        |                                              | GPIOO is associated with page 0 UT faults                                                                                                                                                                                                                                                                                                                                                                                       |
|        |                                              | GPIO1 is associated with page 1 UT faults                                                                                                                                                                                                                                                                                                                                                                                       |
| b[7]   | Mfr_gpio0_propagate_ot,                      | 0: No action if the OT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                                            |
|        | Mfr_gpio1_propagate_ot                       | 1: Associated output will be asserted low if the OT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                               |
|        |                                              | GPIOO is associated with page 0 OT faults                                                                                                                                                                                                                                                                                                                                                                                       |
|        |                                              | GPI01 is associated with page 1 OT faults                                                                                                                                                                                                                                                                                                                                                                                       |
| b[6]   | Reserved                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| b[5]   | Reserved                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| b[4]   | Mfr_gpio0_propagate_input_ov,                | 0: No action if the VIN_OV_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                                        |
|        | Mfr_gpio1_propagate_input_ov                 | 1: Associated output will be asserted low if the VIN_OV_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                           |

Table 29. GPIOn Propagate Fault Configuration. The GPIOO and GPIOO pins are designed to provide electrical notification of selected events to the user. Some of these events are common to both output channels. Others are specific to an output channel. They can also be used to share faults between channels.

| BIT(S) | SYMBOL                       | OPERATION                                                                              |  |  |  |  |
|--------|------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|
| b[3]   | Reserved                     |                                                                                        |  |  |  |  |
| b[2]   | Mfr_gpio0_propagate_iout_oc, | 0: No action if the IOUT_OC_FAULT_LIMIT fault is asserted                              |  |  |  |  |
|        | Mfr_gpio1_propagate_iout_oc  | 1: Associated output will be asserted low if the IOUT_OC_FAULT_LIMIT fault is asserted |  |  |  |  |
|        |                              | GPIOO is associated with page 0 OC faults                                              |  |  |  |  |
|        |                              | GPI01 is associated with page 1 OC faults                                              |  |  |  |  |
| b[1]   | Mfr_gpio0_propagate_vout_uv, | 0: No action if the VOUT_UV_FAULT_LIMIT fault is asserted                              |  |  |  |  |
|        | Mfr_gpio1_propagate_vout_uv  | 1: Associated output will be asserted low if the VOUT_UV_FAULT_LIMIT fault is asserted |  |  |  |  |
|        |                              | GPIOO is associated with page 0 UV faults                                              |  |  |  |  |
|        |                              | GPI01 is associated with page 1 UV faults                                              |  |  |  |  |
| b[0]   | Mfr_gpio0_propagate_vout_ov, | 0: No action if the VOUT_OV_FAULT_LIMIT fault is asserted                              |  |  |  |  |
|        | Mfr_gpio1_propagate_vout_ov  | 1: Associated output will be asserted low if the VOUT_OV_FAULT_LIMIT fault is asserted |  |  |  |  |
|        |                              | GPI00 is associated with page 0 OV faults                                              |  |  |  |  |
|        |                              | GPI01 is associated with page 1 OV faults                                              |  |  |  |  |

<sup>\*</sup>The PWRGD status is designed as an indicator and not to be used for power supply sequencing.

**Fault Sharing Response** 

| COMMAND NAME      | CMD CODE | DESCRIPTION                                                                               | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|-------------------|----------|-------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_GPIO_RESPONSE | 0xD5     | Action to be taken by the device when the $\overline{\text{GPIO}}_n$ pin is asserted low. | R/W Byte | Υ     | Reg            |       | Υ   | 0x00             |

#### MFR\_GPIO\_RESPONSE

This command determines the controller's response to the  $\overline{\text{GPIO}}_n$  pin being pulled low by an external source.

| VALUE | MEANING                                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------------------|
| 0xC0  | GPIO_INHIBIT The LTM4686B will three-state the output in response to the $\overline{\text{GPIO}}_n$ pin pulled low. |
| 0x00  | GPIO_IGNORE The LTM4686B continues operation without interruption.                                                  |

#### The device also:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the MFR bit in the STATUS WORD
- Sets the GPIOB bit in the STATUS MFR SPECIFIC command, and
- Notifies the host by asserting ALERT pin, unless masked. The ALERT pin pulled low can be disabled by setting bit[1] of MFR CHAN CFG.

#### **SCRATCHPAD**

| COMMAND NAME | CMD CODE | DESCRIPTION                                          | ТҮРЕ     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|--------------|----------|------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| USER_DATA_00 | 0xB0     | OEM reserved. Typically used for part serialization. | R/W Word | N     | Reg            |       | Υ   | NA               |
| USER_DATA_01 | 0xB1     | Manufacturer reserved for LTpowerPlay.               | R/W Word | Υ     | Reg            |       | Υ   | NA               |
| USER_DATA_02 | 0xB2     | OEM reserved. Typically used for part serialization. | R/W Word | N     | Reg            |       | Υ   | NA               |
| USER_DATA_03 | 0xB3     | A NVM word available for the user.                   | R/W Word | Υ     | Reg            |       | Υ   | 0x0000           |
| USER_DATA_04 | 0xB4     | A NVM word available for the user.                   | R/W Word | N     | Reg            |       | Υ   | 0x0000           |

#### USER\_DATA\_00 through USER\_DATA\_04

These commands are nonvolatile memory locations for customer storage. The customer has the option to write any value to the USER\_DATA\_nn at any time. However, the LTpowerPlay software and contract manufacturers use some of these commands for inventory control. Modifying the reserved USER\_DATA\_nn commands may lead to undesirable inventory control and incompatibility with these products.

These commands have 2 data bytes and are in register format.

#### **IDENTIFICATION**

| COMMAND NAME   | CMD CODE | DESCRIPTION                                                                 | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value |
|----------------|----------|-----------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| PMBUS_REVISION | 0x98     | PMBus revision supported by this device. Current revision is 1.2.           | R Byte   | N     | Reg            |       |     | 0x22             |
| CAPABILITY     | 0x19     | Summary of PMBus optional communication protocols supported by this device. | R Byte   | N     | Reg            |       |     | 0xB0             |
| MFR_ID         | 0x99     | The manufacturer ID of the LTM4686B in ASCII.                               | R String | N     | ASC            |       |     | LTC              |
| MFR_MODEL      | 0x9A     | Manufacturer part number in ASCII.                                          | R String | N     | ASC            |       |     | "LTM4686 "*      |
| MFR_SERIAL     | 0x9E     | Serial number of this specific unit in ASCII.                               | R Block  | N     | CF             |       |     | NA               |
| MFR_SPECIAL_ID | 0xE7     | Manufacturer code representing the LTM4686B.                                | R Word   | N     | Reg            |       |     | 0x477X           |

<sup>\*</sup> The MFR\_MODEL value is "LTM4686". The value consists of 8 ASCII characters and the last character is a blank space punctuation character (""), i.e., ASCII code 0x20 or 32d.

#### PMBus REVISION

The PMBUS\_REVISION command indicates the revision of the PMBus to which the device is compliant. The LTM4686B is PMBus Version 1.2 compliant in both Part I and Part II.

This read-only command has one data byte.

#### **CAPABILITY**

This command provides a way for a host system to determine some key capabilities of a PMBus device.

The LTM4686B supports packet error checking, 400kHz bus speeds, and ALERT pin.

This read-only command has one data byte.

#### MFR ID

The MFR\_ID command indicates the manufacturer ID of the LTM4686B using ASCII characters.

This read-only command is in block format.

#### MFR MODEL

The MFR\_MODEL command indicates the manufacturer's part number of the LTM4686B using ASCII characters. The MFR\_MODEL value is "LTM4686". The value consists of 8 ASCII characters and the last character is a blank space punctuation character (""), i.e., ASCII code 0x20 or 32d.

This read-only command is in block format.

#### MFR SERIAL

The MFR\_SERIAL command contains up to 9 bytes of custom formatted data used to uniquely identify the LTM4686B configuration.

This read-only command is in block format.

#### MFR SPECIAL ID

The 16-bit word representing the part name. The 0x477 prefix denotes the part is an LTM4686B genre, whereas the X suffix is adjustable by the manufacturer.

This read-only command has 2 data bytes.

#### **FAULT WARNING AND STATUS**

| COMMAND NAME         | CMD CODE | DESCRIPTION                                                                         | TYPE      | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE   |
|----------------------|----------|-------------------------------------------------------------------------------------|-----------|-------|--------|-------|-----|--------------------|
| CLEAR_FAULTS         | 0x03     | Clear any fault bits that have been set.                                            | Send Byte | N     |        |       |     | NA                 |
| SMBALERT_MASK        | 0x1B     | Mask ALERT Activity.                                                                | Block R/W | Y     | Reg    |       | Y   | See CMD<br>Details |
| MFR_CLEAR_PEAKS      | 0xE3     | Clears all peaks values.                                                            | Send Byte | N     |        |       |     | NA                 |
| STATUS_BYTE          | 0x78     | One byte summary of the unit's fault condition.                                     | R/W Byte  | Y     | Reg    |       |     | NA                 |
| STATUS_WORD          | 0x79     | Two byte summary of the unit's fault condition.                                     | R/W Word  | Υ     | Reg    |       |     | NA                 |
| STATUS_VOUT          | 0x7A     | Output voltage fault and warning status.                                            | R/W Byte  | Υ     | Reg    |       |     | NA                 |
| STATUS_IOUT          | 0x7B     | Output current fault and warning status.                                            | R/W Byte  | Υ     | Reg    |       |     | NA                 |
| STATUS_INPUT         | 0x7C     | Input supply (SV <sub>IN</sub> ) fault and warning status.                          | R/W Byte  | N     | Reg    |       |     | NA                 |
| STATUS_ TEMPERATURE  | 0x7D     | TSNS <i>n</i> a <sup>-</sup> sensed fault and warning status for READ_TEMERATURE_1. | R/W Byte  | Y     | Reg    |       |     | NA                 |
| STATUS_CML           | 0x7E     | Communication and memory fault and warning status.                                  | R/W Byte  | N     | Reg    |       |     | NA                 |
| STATUS_MFR_ SPECIFIC | 0x80     | Manufacturer specific fault and state information.                                  | R/W Byte  | Y     | Reg    |       |     | NA                 |
| MFR_PADS             | 0xE5     | Digital status of the I/O pads.                                                     | R Word    | N     | Reg    |       |     | NA                 |
| MFR_COMMON           | 0xEF     | Manufacturer status bits that are common across multiple ADI ICs/modules.           | R Byte    | N     | Reg    |       |     | NA                 |
| MFR_INFO             | 0xB6     | Manufacturing Specific Information                                                  | R Word    | N     | Reg    |       |     | NA                 |

#### **CLEAR FAULTS**

The CLEAR\_FAULTS command is used to clear any fault bits that have been set. This command clears all bits in all status commands simultaneously. At the same time, the device negates (clears, releases) its ALERT pin signal output if the device is asserting the ALERT pin signal. If the fault is still present when the bit is cleared, the fault bit will remain

set and the host notified by asserting the ALERT pin low. CLEAR\_FAULTS can take up to 10µs to process. If a fault occurs within that time frame it may be cleared before the status register is set.

This write-only command has no data bytes.

The CLEAR\_FAULTS does not cause a unit that has latched off for a fault condition to restart. Units that have shut down for a fault condition are restarted when:

- The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or
- MFR RESET or RESTORE USER ALL command is issued.
- Bias power is removed and reapplied to the integrated circuit

#### MFR CLEAR PEAKS

The MFR\_CLEAR\_PEAKS command clears the MFR\_\*\_PEAK data values. A MFR\_RESET or RESTORE\_USER\_ALL will initiate this command.

This write-only command has no data bytes.

#### SMBALERT MASK

The SMBALERT\_MASK command can be used to prevent a particular status bit or bits from asserting ALERT as they are asserted.

Figure 58 shows an example of the Write Word format used to set an ALERT mask, in this case without PEC. The bits in the mask byte align with bits in the specified status register. For example, if the STATUS\_TEMPERATURE command code is sent in the first data byte, and the mask byte contains 0x40, then a subsequent External Overtemperature Warning would still set bit 6 of STATUS\_TEMPERATURE but not assert ALERT. All other supported STATUS\_TEMPERATURE bits would continue to assert ALERT if set.

Figure 59 shows an example of the Block Write – Block Read Process Call protocol used to read back the present state of any supported status register, again without PEC.

SMBALERT\_MASK cannot be applied to STATUS\_BYTE, STATUS\_WORD, MFR\_COMMON or MFR\_PADS. Factory default masking for applicable status registers is shown below. Providing an unsupported command code to SMBALERT\_MASK will generate a CML for Invalid/Unsupported Data.



Figure 58. Example of Setting SMBALERT MASK



Figure 59. Example of Reading SMBALERT\_MASK

SMBALERT\_MASK Default Setting: (Refer Also to Summary of the Status Registers, Figure 60)

| STATUS RESISTER             | ALERT Mask Value | MASKED BITS                                                                |
|-----------------------------|------------------|----------------------------------------------------------------------------|
| STATUS_VOUT <i>n</i> 0x00   |                  | None                                                                       |
| STATUS_IOUT <i>n</i>        | 0x00             | None                                                                       |
| STATUS_TEMPERATURE <i>n</i> | 0x00             | None                                                                       |
| STATUS_CML                  | 0x00             | None                                                                       |
| STATUS_INPUT                | 0x00             | None                                                                       |
| STATUS_MFR_SPECIFICn        | 0x11             | Bit 4 (internal PLL unlocked), bit 0 (GPIOn pulled low by external device) |

#### STATUS\_BYTE

The STATUS\_BYTE command returns a one-byte summary of the most critical faults.

#### STATUS\_BYTE Message Contents:

| _   | •                 |                                                                                                                                    |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------|
| BIT | STATUS BIT NAME   | MEANING                                                                                                                            |
| 7   | BUSY              | A fault was declared because the LTM4686B was unable to respond.                                                                   |
| 6   | OFF               | This bit is set if the channel is not providing power to its output, regardless of the reason, including simply not being enabled. |
| 5   | VOUT_OV           | An output overvoltage fault has occurred.                                                                                          |
| 4   | IOUT_OC           | An output overcurrent fault has occurred.                                                                                          |
| 3   | VIN_UV            | Not supported (LTM4686B returns 0).                                                                                                |
| 2   | TEMPERATURE       | A temperature fault or warning has occurred.                                                                                       |
| 1   | CML               | A communications, memory or logic fault has occurred.                                                                              |
| 0   | NONE OF THE ABOVE | A fault Not listed in bits[7:1] has occurred.                                                                                      |
|     |                   |                                                                                                                                    |

This command has one data byte

Any supported fault bit in this command will initiate an ALERT event.

#### STATUS\_WORD

The STATUS\_WORD command returns a two-byte summary of the channel's fault condition. The low byte of the STATUS\_WORD is the same as the STATUS\_BYTE command.

#### STATUS\_WORD High Byte Message Contents:

| BIT | STATUS BIT NAME  | MEANING                                                          |
|-----|------------------|------------------------------------------------------------------|
| 15  | $V_{OUT}$        | An output voltage fault or warning has occurred.                 |
| 14  | Ι <sub>ουτ</sub> | An output current fault or warning has occurred.                 |
| 13  | INPUT            | An SV <sub>IN</sub> input voltage fault or warning has occurred. |
| 12  | MFR_SPECIFIC     | A fault or warning specific to the LTM4686B has occurred.        |
| 11  | POWER_GOOD#      | The POWER_GOOD state is false if this bit is set.                |
| 10  | FANS             | Not supported (LTM4686B returns 0).                              |
| 9   | OTHER            | Not supported (LTM4686B returns 0).                              |
| 8   | UNKNOWN          | Not supported (LTM4686B returns 0).                              |

Any supported fault bit in this command will initiate an ALERT event.

This command has two data bytes.

Rev. (

#### STATUS\_VOUT

The STATUS\_VOUT command returns one byte of V<sub>OUT</sub> status information.

#### STATUS\_VOUT Message Contents:

| BIT | MEANING                                    |
|-----|--------------------------------------------|
| 7   | V <sub>OUT</sub> overvoltage fault.        |
| 6   | V <sub>OUT</sub> overvoltage warning.      |
| 5   | V <sub>OUT</sub> undervoltage warning.     |
| 4   | V <sub>OUT</sub> undervoltage fault.       |
| 3   | VOUT_MAX warning.                          |
| 2   | TON_MAX fault.                             |
| 1   | TOFF_MAX warning.                          |
| 0   | Not supported by the LTM4686B (returns 0). |

ALERT can be asserted if any of bits[7:1] are set. These may be cleared by writing a 1 to their bit position in STATUS\_VOUT, in lieu of a CLEAR\_FAULTS command.

This command has one data byte.

#### STATUS\_IOUT

The STATUS\_IOUT command returns one byte of  $I_{OUT}$  status information.

#### STATUS\_IOUT Message Contents:

|     | · · · · · · · · · · · · · · · · · · · |  |
|-----|---------------------------------------|--|
| BIT | MEANING                               |  |
| 7   | I <sub>OUT</sub> overcurrent fault.   |  |
| 6   | Not supported (LTM4686B returns 0).   |  |
| 5   | I <sub>OUT</sub> overcurrent warning. |  |
| 4:0 | Not supported (LTM4686B returns 0).   |  |

ALERT can be asserted if any supported bits are set. Any supported bit may be cleared by writing a 1 to that bit position in STATUS\_IOUT, in lieu of a CLEAR\_FAULTS command.

This command has one data byte.

#### STATUS\_INPUT

The STATUS\_INPUT command returns one byte of V<sub>IN</sub> (SV<sub>IN</sub>) status information.

#### **STATUS INPUT Message Contents:**

|     | T                                                   |
|-----|-----------------------------------------------------|
| BIT | MEANING                                             |
| 7   | SV <sub>IN</sub> overvoltage fault.                 |
| 6   | Not supported (LTM4686B returns 0).                 |
| 5   | SV <sub>IN</sub> undervoltage warning.              |
| 4   | Not supported (LTM4686B returns 0).                 |
| 3   | Unit off for insufficient SV <sub>IN</sub> voltage. |
| 2   | Not supported (LTM4686B returns 0).                 |
| 1   | Input over current warning.                         |
| 0   | Not supported (LTM4686B returns 0)                  |

ALERT can be asserted if bit 7 is set. Bit 7 may be cleared by writing it to a 1, in lieu of a CLEAR\_FAULTS command.

This command has one data byte.

#### STATUS\_TEMPERATURE

The STATUS\_TEMPERATURE command returns one byte of sensed power stage temperature status information.

#### **STATUS\_TEMPERATURE Message Contents:**

| BIT | MEANING                             |
|-----|-------------------------------------|
| 7   | External overtemperature fault.     |
| 6   | External overtemperature warning.   |
| 5   | Not supported (LTM4686B returns 0). |
| 4   | External undertemperature fault.    |
| 3:0 | Not supported (LTM4686B returns 0). |

ALERT can be asserted if any supported bits are set. Any supported bit may be cleared by writing a 1 to that bit position in STATUS\_TEMPERATURE, in lieu of a CLEAR\_FAULTS command.

This command has one data byte.

#### STATUS\_CML

The STATUS\_CML command returns one byte of status information on received commands, internal memory and logic.

#### STATUS\_CML Message Contents:

|     | • · · · · · · · · · · · · · · · · · · ·  |
|-----|------------------------------------------|
| BIT | MEANING                                  |
| 7   | Invalid or unsupported command received. |
| 6   | Invalid or unsupported data received.    |
| 5   | Packet error check failed.               |
| 4   | Memory fault detected.                   |
| 3   | Processor fault detected.                |
| 2   | Reserved (LTM4686B returns 0).           |
| 1   | Other communication fault.               |
| 0   | Other memory or logic fault.             |

ALERT can be asserted if any supported bits are set. Any supported bit may be cleared by writing a 1 to that bit position in STATUS\_CML, in lieu of a CLEAR\_FAULTS command.

This command has one data byte.

#### STATUS\_MFR\_SPECIFIC

The STATUS\_MFR\_SPECIFIC commands returns one byte with the manufacturer specific status information. Each channel has a copy of the same information. Only bit 0 is page specific. The format for this byte is:

| BIT | MEANING                                                       |
|-----|---------------------------------------------------------------|
| 7   | Internal Temperature Fault Limit Exceeded.                    |
| 6   | Internal Temperature Warn Limit Exceeded.                     |
| 5   | NVM CRC Fault.                                                |
| 4   | PLL is Unlocked                                               |
| 3   | Fault Log Present                                             |
| 2   | V <sub>DD33</sub> UV or OV Fault                              |
| 0   | GPIO <sub>n</sub> Pin Asserted Low by External Device (paged) |

Rev. C

If any of these bits are set, the MFR bit in the STATUS\_WORD will be set.

The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. Exception: The fault log present bit can only be cleared by issuing the MFR\_FAULT\_LOG\_CLEAR command.

Any supported fault bit in this command will initiate an ALERT event.

This command has one data byte.

#### MFR PADS

This command provides the user a means of directly reading the digital status of the I/O pins of the device. The bit assignments of this command are as follows:

| BIT | ASSIGNED DIGITAL PIN                       |
|-----|--------------------------------------------|
| 15  | V <sub>DD33</sub> OV Fault                 |
| 14  | V <sub>DD33</sub> UV Fault                 |
| 13  | Reserved                                   |
| 12  | Reserved                                   |
| 11  | ADC Values Invalid, Occurs During Start-Up |
| 10  | SYNC Output Disabled Due to External Clock |
| 9   | PowerGood1                                 |
| 8   | PowerGood0                                 |
| 7   | Device Driving RUN1 Low                    |
| 6   | Device Driving RUN0 Low                    |
| 5   | RUN1                                       |
| 4   | RUN0                                       |
| 3   | Device Driving GPIO1 Low                   |
| 2   | Device Driving GPI00 Low                   |
| 1   | <u>GPI01</u>                               |
| 0   | GPI00                                      |

A 1 indicates the condition is true.

This read-only command has two data bytes.

#### MFR COMMON

The MFR\_COMMON command contains bits that are common to all ADI digital power and telemetry products.

| BIT | MEANING                      |
|-----|------------------------------|
| 7   | MODULE NOT DRIVING ALERT LOW |
| 6   | MODULE NOT BUSY              |
| 5   | CALCULATIONS NOT PENDING     |
| 4   | OUTPUT NOT IN TRANSITION     |
| 3   | NVM Initialized              |
| 2   | Reserved                     |
| 1   | SHARE_CLK Timeout            |
| 0   | WP Pin Status                |

This read-only command has one data byte.



Figure 60. Summary of the Status Registers

## MFR\_INFO

The MFR\_INFO command contains additional status bits that are LTM4686B-specific and may be common to multiple ADI PSM products.

#### MFR\_INFO Data Contents

| BIT  | MEANING                                                    |  |  |  |  |  |  |  |
|------|------------------------------------------------------------|--|--|--|--|--|--|--|
| 15:6 | Reserved.                                                  |  |  |  |  |  |  |  |
| 5    | EEPROM ECC status.                                         |  |  |  |  |  |  |  |
|      | 0: Corrections have been made in the EEPROM user space.    |  |  |  |  |  |  |  |
|      | 1: No corrections have been made in the EEPROM user space. |  |  |  |  |  |  |  |
| 4:0  | Reserved                                                   |  |  |  |  |  |  |  |

EEPROM ECC status is updated after each RESTORE\_USER\_ALL or RESET command, a power-on reset or an EEPROM bulk read operation. This read-only command has two data bytes.

#### **TELEMETRY**

| COMMAND NAME CODE DESCRIPTION |      |                                                                                                                           |             | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|-------------------------------|------|---------------------------------------------------------------------------------------------------------------------------|-------------|-------|--------|-------|-----|------------------|
| READ_VIN                      | 0x88 | Measured input supply (SV <sub>IN</sub> ) voltage.                                                                        | R Word      | N     | L11    | V     |     | NA               |
| READ_VOUT                     | 0x8B | Measured output voltage.                                                                                                  | R Word      | Υ     | L16    | V     |     | NA               |
| READ_IIN                      | 0x89 | Calculated input supply current.                                                                                          | R Word      | N     | L11    | Α     |     | NA               |
| MFR_READ_IIN                  | 0xED | Calculated input current per channel.                                                                                     | R Word      | Υ     | L11    | Α     |     | NA               |
| READ_IOUT                     | 0x8C | Measured output current.                                                                                                  | R Word      | Υ     | L11    | Α     |     | NA               |
| READ_TEMPERATURE_1            | 0x8D | Power stage temperature sensor. This is the value used for all temperature related processing, including IOUT_CAL_GAIN.   | R Word      | Y     | L11    | С     |     | NA               |
| READ_TEMPERATURE_2            | 0x8E | Control IC die temperature. Does not affect any other registers.                                                          | R Word      | N     | L11    | С     |     | NA               |
| READ_DUTY_CYCLE               | 0x94 | Duty cycle of the top gate control signal.                                                                                | R Word      | Υ     | L11    | %     |     | NA               |
| READ_POUT                     | 0x96 | Calculated output power.                                                                                                  | R Word      | Υ     | L11    | W     |     | NA               |
| MFR_VOUT_PEAK                 | 0xDD | Maximum measured value of READ_VOUT since last MFR_CLEAR_PEAKS.                                                           | R Word      | Υ     | L16    | V     |     | NA               |
| MFR_VIN_PEAK                  | 0xDE | Maximum measured value of READ_VIN since last MFR_CLEAR_PEAKS.                                                            | R Word      | N     | L11    | V     |     | NA               |
| MFR_TEMPERATURE_1_PEAK        | 0xDF | Maximum measured value of power stage temperature (READ_TEMPERATURE_1) since last MFR_CLEAR_PEAKS.                        | R Word      | Υ     | L11    | С     |     | NA               |
| MFR_TEMPERATURE_2_PEAK        | 0xF4 | Maximum measured value of control IC die temperature (READ_TEMPERATURE_2) since last MFR_CLEAR_PEAKS.                     | R Word      | N     | L11    | С     |     | NA               |
| MFR_IOUT_PEAK                 | 0xD7 | Report the maximum measured value of READ_IOUT since last MFR_CLEAR_PEAKS.                                                | R Word      | Υ     | L11    | А     |     | NA               |
| MFR_ADC_CONTROL               | 0xD8 | ADC telemetry parameter selected for repeated fast ADC read back.                                                         | R/W<br>Byte | N     | Reg    |       |     | 0x00             |
| MFR_ADC_TELEMETRY_<br>STATUS  | 0xDA | ADC telemetry status indicating which parameter is most recently converted when the short round robin ADC loop is enabled | R/W<br>Byte | N     | Reg    |       |     | NA               |

#### READ VIN

The READ\_VIN command returns the measured SV<sub>IN</sub> input voltage, in volts.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### READ VOUT

The READ\_VOUT command returns the measured output voltage in the same format as set by the VOUT\_MODE command.

This read-only command has two data bytes and is formatted in Linear 16u format.

#### READ IIN

The READ\_IIN command returns the input current in Amperes. Note: Input current is calculated from READ\_IOUT current and the READ\_DUTY\_CYCLE value from both outputs plus the MFR\_IIN\_OFFSET. For accurate values at low currents the part must be in continuous conduction mode. The greatest source of error if DCR sensing is used, is the accuracy of the inductor parasitic DC resistance (DCR) at room temperature IOUT\_CAL\_GAIN.

READ\_IIN = MFR\_READ\_IIN\_PAGE0 + MFR\_READ\_IIN\_PAGE1

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### MFR READ IIN

The MFR\_READ\_IIN command is a paged reading of the input current that applies the paged MFR\_IIN\_OFFSET parameter. This calculation is similar to READ\_IIN except the paged values are used.

MFR\_READ\_IIN = MFR\_IIN\_OFFSET + (I<sub>OUT</sub> • DUTY\_CYCLE)

This command has 2 data bytes and is formatted in Linear\_5s\_11s format.

#### READ IOUT

The READ\_IOUT command returns the average output current in amperes. The IOUT value is a function of:

- a) the differential voltage derived from the power inductor  $\Delta I_{SNSn}$
- b) the IOUT\_CAL\_GAIN value
- c) the MFR\_IOUT\_CAL\_GAIN\_TC value, and
- d) READ\_TEMPERATURE\_1 value
- e) The MFR\_TEMP\_1\_GAIN and the MFR\_TEMP\_1\_OFFSET

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### READ TEMPERATURE 1

The READ TEMPERATURE 1 command returns the temperature, in degrees Celsius, of the external sense element.

This read-only command has two data bytes and is formatted in Linear 5s 11s format.

#### READ TEMPERATURE 2

The READ\_TEMPERATURE\_2 command returns the temperature, in degrees Celsius, of the internal sense element.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### READ\_DUTY\_CYCLE

The READ DUTY CYCLE command returns the duty cycle of controller, in percent.

This read-only command has two data bytes and is formatted in Linear 5s 11s format.

#### READ POUT

The READ\_POUT command is a paged reading of the DC/DC converter output power in Watts. The POUT is calculated based on the most recent correlated output voltage and current readings.

This command has 2 data bytes and is formatted in Linear\_5s\_11s format.

#### MFR\_VOUT\_PEAK

The MFR\_VOUT\_PEAK command reports the highest voltage, in volts, reported by the READ\_VOUT measurement.

This command is cleared using the MFR\_CLEAR\_PEAKS command.

This read-only command has two data bytes and is formatted in Linear 16u format.

#### MFR VIN PEAK

The MFR\_VIN\_PEAK command reports the highest voltage, in volts, reported by the READ\_VIN measurement.

This command is cleared using the MFR CLEAR PEAKS command.

This read-only command has two data bytes and is formatted in Linear 5s 11s format.

#### MFR\_TEMPERATURE\_1\_PEAK

The MFR\_TEMPERATURE\_1\_PEAK command reports the highest temperature, in degrees Celsius, reported by the READ TEMPERATURE 1 measurement.

This command is cleared using the MFR\_CLEAR\_PEAKS command.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### MFR\_TEMPERATURE\_2\_PEAK

The MFR\_TEMPERATURE\_2\_PEAK command reports the highest temperature, in degrees Celsius, reported by the READ\_TEMPERATURE\_2 measurement.

This command is cleared using the MFR\_CLEAR\_PEAKS command.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### MFR\_IOUT\_PEAK

The MFR\_IOUT\_PEAK command reports the highest current, in amperes, reported by the READ\_IOUT measurement.

This command is cleared using the MFR\_CLEAR\_PEAKS command.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### MFR ADC CONTROL

The MFR\_ADC\_CONTROL command determines the ADC read back selection. A default value of 0 in the command runs the standard telemetry loop with all parameters updated in a round robin fashion with a typical latency of 90ms. The user can command a non-zero value to monitored a single parameter with an approximate update rate of 8ms. This command has a latency of up to two ADC conversions or approximately 16ms (power stage temperature conversions may have a latency of up to three ADC conversion or approximately 24ms). Selecting a value of 0x0D will enable a short round robin loop. This commanded value runs a short telemetry loop only selecting V<sub>OUTO</sub>, I<sub>OUTO</sub>, V<sub>OUT1</sub> and I<sub>OUT1</sub> in a round robin manner. The round robin typical latency is 27ms. It is recommended the part remain in standard telemetry mode except for special cases where fast ADC updates of a single parameter is required. The part should be commanded to monitor the desired parameter for a limited period of time (say, less than a second) then set the command back to standard round robin mode. If this command is set to any value except standard round robin telemetry (0) all warnings and faults associated with telemetry other than the selected parameter are effectively disabled and voltage servoing is disabled. When round robin is reasserted, all warnings and faults and servo mode are re-enabled.

| COMMANDED VALUE | TELEMETRY SELECTED                                 |
|-----------------|----------------------------------------------------|
| 0x00            | Standard ADC Round Robin Telemetry                 |
| 0x01            | SV <sub>IN</sub>                                   |
| 0x02            | Reserved                                           |
| 0x03            | Reserved                                           |
| 0x04            | Internal IC Temperature                            |
| 0x05            | Channel 0 V <sub>OUT</sub>                         |
| 0x06            | Channel O I <sub>OUT</sub>                         |
| 0x07            | Reserved                                           |
| 0x08            | Channel O Power Stage-Sensed Temperature           |
| 0x09            | Channel 1 V <sub>OUT</sub>                         |
| 0x0A            | Channel 1 I <sub>OUT</sub>                         |
| 0x0B            | Reserved                                           |
| 0x0C            | Channel 1 Power Stage or TSNS1a-Sensed Temperature |
| 0x0D            | ADC Short Round Robin                              |
| 0x0E – 0xFF     | Reserved                                           |

If a reserved command value is entered, the part will default to Internal IC Temperature and issue a CML[6] fault. CML[6] faults will continue to be issued by the LTM4686B until a valid command value is entered.

This read/write command has 1 data byte and is formatted in register format.

#### MFR\_ADC\_TELEMETRY\_STATUS

The MFR\_ADC\_TELEMETRY\_STATUS command provides the user the means to determine the most recent ADC conversion when the MFR\_ADC\_CONTROL short round robin loop is enabled using command 0xD8 value 0x0D. The bit assignments of this command are as follows:

| BIT | TELEMETRY DATA AVAILABLE                                 |
|-----|----------------------------------------------------------|
| 7   | Reserved returns 0                                       |
| 6   | Reserved returns 0                                       |
| 5   | Reserved returns 0                                       |
| 4   | Reserved returns 0                                       |
| 3   | Channel 1 I <sub>OUT</sub> readback (I <sub>OUT1</sub> ) |
| 2   | Channel 1 V <sub>OUT</sub> readback (V <sub>OUT1</sub> ) |
| 1   | Channel O I <sub>OUT</sub> readback (I <sub>OUTO</sub> ) |
| 0   | Channel 0 V <sub>OUT</sub> readback (V <sub>OUTO</sub> ) |

Write to MFR\_ADC\_TELEMETRY\_STATUS with data bits set to 1 clear the respective bits.

This read/write command has 1 data byte and is formatted in register format.

#### **NVM (EEPROM) MEMORY COMMANDS**

#### Store/Restore

| COMMAND NAME         | CMD<br>CODE | DESCRIPTION                                                        | TYPE      | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|----------------------|-------------|--------------------------------------------------------------------|-----------|-------|--------|-------|-----|------------------|
| STORE_USER_ALL       | 0x15        | Store user operating memory to EEPROM.                             | Send Byte | N     |        |       |     | NA               |
| RESTORE_USER_ALL     | 0x16        | Restore user operating memory from EEPROM. Identical to MFR_RESET. | Send Byte | N     |        |       |     | NA               |
| MFR_COMPARE_USER_ALL | 0xF0        | Compares current command contents with NVM.                        | Send Byte | N     |        |       |     | NA               |

#### STORE USER ALL

The STORE\_USER\_ALL command instructs the PMBus device to copy the nonvolatile user contents of the Operating Memory to the matching locations in the nonvolatile User NVM memory (EEPROM).

The 10 year data retention can only be guaranteed when STORE\_USER\_ALL is executed at  $0^{\circ}C \le T_{J} \le 85^{\circ}C$ . Executing this command at junction temperatures above 85°C or below 0°C is not recommended because data retention cannot be guaranteed for that condition. If the die temperature exceeds 130°C, the STORE\_USER\_ALL command is disabled. The command is re-enabled when the IC temperature drops below 125°C.

Communication with the LTM4686B and programming of the EEPROM can be initiated when VDD33 is available and  $SV_{IN}$  is not applied. To enable the part in this state, using global address 0x5B write 0x2B followed by 0xC4. The part can now be communicated with, and the project file updated. To write the updated project file to the EEPROM issue a STORE\_USER\_ALL command. When  $SV_{IN}$  is applied, a MFR\_RESET or RESTORE\_USER\_ALL must be issued to allow the PWM to be enabled and valid ADCs to be read.

This write-only command has no data bytes.

#### RESTORE USER ALL

The RESTORE\_USER\_ALL command provides an alternate means by which the user can perform a MFR\_RESET of the LTM4686B.

This write-only command has no data bytes.

#### MFR COMPARE USER ALL

The MFR\_COMPARE\_USER\_ALL command instructs the PMBus device to compare current command contents with what is stored in nonvolatile memory. If the compare operation detects differences, a CML bit 0 fault will be generated.

MFR\_COMPARE\_USER\_ALL commands are disabled if the die exceeds 130°C and are not re-enabled until the die temperature drops below 125°C.

This write-only command has no data bytes.

#### Fault Log Operation

A conceptual diagram of the fault log is shown in Figure 61. The fault log provides telemetry recording capability to the LTM4686B. During normal operation the contents of the status registers, the output voltage readings, temperature readings as well as peak values of these quantities are stored in a continuously updated buffer in RAM. The operation is similar to a strip chart recorder. When a fault occurs, the contents are written into EEPROM for nonvolatile storage. The EEPROM fault log is then locked. The part can be powered down with the fault log available for reading at a later time. As a consequence of adding ECC, the area in the EEPROM available for fault log is reduced. When reading the fault log from RAM all 6 events of cyclical data remain. However, when the fault log is read from EEPROM (after a reset), the last 2 events are lost. The read length of 147 bytes remains the same, but the fifth and sixth events are a repeat of the fourth event.



Figure 61. Fault Log Conceptual Diagram

#### Table 30. Fault Logging

This table outlines the format of the block data from a read block data of the MFR FAULT LOG command.

| Data Format Definitions    |         |                |          | LIN 11 = PMBus = Rev 1.2, Part 2, section 7.1                                 |
|----------------------------|---------|----------------|----------|-------------------------------------------------------------------------------|
|                            |         |                |          | LIN 16 = PMBus Rev 1.2, Part 2, section 8. Mantissa portion only              |
|                            |         |                |          | BYTE = 8 bits interpreted per definition of this command                      |
| DATA                       | BITS    | DATA<br>FORMAT | BYTE NUM | BLOCK READ COMMAND                                                            |
| Block Length               |         | BYTE           | 147      | The MFR_FAULT_LOG command is a fixed length of 147 bytes                      |
|                            |         |                |          | The block length will be zero if a data log event has not been captured       |
| HEADER INFORMATION         |         |                |          |                                                                               |
| Fault Log Preface          | [7:0]   | ASC            | 0        | Returns LTxx beginning at byte 0 if a partial or complete fault log exists.   |
|                            | [7:0]   |                | 1        | Word xx is a factory identifier that may vary part to part.                   |
|                            | [15:8]  | Reg            | 2        |                                                                               |
|                            | [7:0]   |                | 3        |                                                                               |
| Fault Source               | [7:0]   | Reg            | 4        | Refer to Table 31.                                                            |
| MFR_REAL_TIME              | [7:0]   | Reg            | 5        | 48 bit share-clock counter value when fault occurred (200µs resolution).      |
|                            | [15:8]  |                | 6        |                                                                               |
|                            | [23:16] |                | 7        |                                                                               |
|                            | [31:24] |                | 8        |                                                                               |
|                            | [39:32] |                | 9        |                                                                               |
|                            | [47:40] |                | 10       |                                                                               |
| MFR_VOUT_PEAK (PAGE 0)     | [15:8]  | L16            | 11       | Peak READ_VOUT on Channel 0 since last power-on or CLEAR_PEAKS command.       |
|                            | [7:0]   |                | 12       |                                                                               |
| MFR_VOUT_PEAK (PAGE 1)     | [15:8]  | L16            | 13       | Peak READ_VOUT on Channel 1 since last power-on or CLEAR_PEAKS command.       |
|                            | [7:0]   |                | 14       |                                                                               |
| MFR_IOUT_PEAK (PAGE 0)     | [15:8]  | L11            | 15       | Peak READ_IOUT on Channel 0 since last power-on or CLEAR_PEAKS command.       |
|                            | [7:0]   |                | 16       |                                                                               |
| MFR_IOUT_PEAK (PAGE 1)     | [15:8]  | L11            | 17       | Peak READ_IOUT on Channel 1 since last power-on or CLEAR_PEAKS                |
|                            | [7:0]   |                | 18       | command.                                                                      |
| MFR_VIN_PEAK               | [15:8]  | L11            | 19       | Peak READ_VIN since last power-on or CLEAR_PEAKS command.                     |
|                            | [7:0]   |                | 20       |                                                                               |
| READ_TEMPERATURE1 (PAGE 0) | [15:8]  | L11            | 21       | Channel O power stage during last event.                                      |
|                            | [7:0]   |                | 22       |                                                                               |
| READ_TEMPERATURE1 (PAGE 1) | [15:8]  | L11            | 23       | Channel 1 power stage or TSNS1a <sup>-</sup> sensed temperature 1 during last |
|                            | [7:0]   | ]              | 24       | event.                                                                        |
| READ_TEMPERATURE2          | [15:8]  | L11            | 25       | Internal temperature sensor during last event.                                |
|                            | [7:0]   | 1              | 26       |                                                                               |

Table 30. Fault Logging

This table outlines the format of the block data from a read block data of the MFR\_FAULT\_LOG command.

| CYCLICAL DATA                        |              |        |    |                                                                                                                                                                                                |
|--------------------------------------|--------------|--------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EVENT n                              |              |        |    | Event "n" represents one complete cycle of ADC reads through the MUX                                                                                                                           |
| (Data at Which Fault Occurred; Most  | Recent Data) |        |    | at time of fault. Example: If the fault occurs when the ADC is processing step 15, it will continue to take readings through step 25 and then store the header and all 6 event pages to EEPROM |
| READ_VOUT (PAGE 0)                   | [15:8]       | LIN 16 | 27 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 16 | 28 |                                                                                                                                                                                                |
| READ_VOUT (PAGE 1)                   | [15:8]       | LIN 16 | 29 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 16 | 30 |                                                                                                                                                                                                |
| READ_IOUT (PAGE 0)                   | [15:8]       | LIN 11 | 31 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 11 | 32 |                                                                                                                                                                                                |
| READ_IOUT (PAGE 1)                   | [15:8]       | LIN 11 | 33 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 11 | 34 |                                                                                                                                                                                                |
| READ_VIN                             | [15:8]       | LIN 11 | 35 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 11 | 36 |                                                                                                                                                                                                |
| READ_IIN                             | [15:8]       | LIN 11 | 37 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 11 | 38 |                                                                                                                                                                                                |
| STATUS_VOUT (PAGE 0)                 |              | BYTE   | 39 |                                                                                                                                                                                                |
| STATUS_VOUT (PAGE 1)                 |              | BYTE   | 40 |                                                                                                                                                                                                |
| STATUS_WORD (PAGE 0)                 | [15:8]       | WORD   | 41 |                                                                                                                                                                                                |
|                                      | [7:0]        | WORD   | 42 |                                                                                                                                                                                                |
| STATUS_WORD (PAGE 1)                 | [15:8]       | WORD   | 43 |                                                                                                                                                                                                |
|                                      | [7:0]        | WORD   | 44 |                                                                                                                                                                                                |
| STATUS_MFR_SPECIFIC (PAGE 0)         |              | BYTE   | 45 |                                                                                                                                                                                                |
| STATUS_MFR_SPECIFIC (PAGE 1)         |              | BYTE   | 46 |                                                                                                                                                                                                |
| EVENT n-1                            |              | '      |    |                                                                                                                                                                                                |
| (data measured before fault was dete | cted)        |        |    |                                                                                                                                                                                                |
| READ_VOUT (PAGE 0)                   | [15:8]       | LIN 16 | 47 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 16 | 48 |                                                                                                                                                                                                |
| READ_VOUT (PAGE 1)                   | [15:8]       | LIN 16 | 49 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 16 | 50 |                                                                                                                                                                                                |
| READ_IOUT (PAGE 0)                   | [15:8]       | LIN 11 | 51 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 11 | 52 |                                                                                                                                                                                                |
| READ_IOUT (PAGE 1)                   | [15:8]       | LIN 11 | 53 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 11 | 54 |                                                                                                                                                                                                |
| READ_VIN                             | [15:8]       | LIN 11 | 55 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 11 | 56 |                                                                                                                                                                                                |
| READ_IIN                             | [15:8]       | LIN 11 | 57 |                                                                                                                                                                                                |
|                                      | [7:0]        | LIN 11 | 58 |                                                                                                                                                                                                |

#### Table 30. Fault Logging

This table outlines the format of the block data from a read block data of the MFR\_FAULT\_LOG command.

| THIS LADIO SALIHIOS LITO ISTITUA |          | <u> </u> | u 10uu k | nook data of the Milit_17.0E1_E0G command. |
|----------------------------------|----------|----------|----------|--------------------------------------------|
| STATUS_VOUT (PAGE 0)             |          | BYTE     | 59       |                                            |
| STATUS_VOUT (PAGE 1)             |          | BYTE     | 60       |                                            |
| STATUS_WORD (PAGE 0)             | [15:8]   | WORD     | 61       |                                            |
|                                  | [7:0]    | WORD     | 62       |                                            |
| STATUS_WORD (PAGE 1)             | [15:8]   | WORD     | 63       |                                            |
|                                  | [7:0]    | WORD     | 64       |                                            |
| STATUS_MFR_SPECIFIC (PAGE 0)     |          | BYTE     | 65       |                                            |
| STATUS_MFR_SPECIFIC (PAGE 1)     |          | BYTE     | 66       |                                            |
| *                                |          |          |          |                                            |
| *                                |          |          |          |                                            |
| *                                |          |          |          |                                            |
| EVENT n-5                        | <u>.</u> |          |          |                                            |
| (Oldest Recorded Data)           |          |          |          |                                            |
| READ_VOUT (PAGE 0)               | [15:8]   | LIN 16   | 127      |                                            |
|                                  | [7:0]    | LIN 16   | 128      |                                            |
| READ_VOUT (PAGE 1)               | [15:8]   | LIN 16   | 129      |                                            |
|                                  | [7:0]    | LIN 16   | 130      |                                            |
| READ_IOUT (PAGE 0)               | [15:8]   | LIN 11   | 131      |                                            |
|                                  | [7:0]    | LIN 11   | 132      |                                            |
| READ_IOUT (PAGE 1)               | [15:8]   | LIN 11   | 133      |                                            |
|                                  | [7:0]    | LIN 11   | 134      |                                            |
| READ_VIN                         | [15:8]   | LIN 11   | 135      |                                            |
|                                  | [7:0]    | LIN 11   | 136      |                                            |
| READ_IIN                         | [15:8]   | LIN 11   | 137      |                                            |
|                                  | [7:0]    | LIN 11   | 138      |                                            |
| STATUS_VOUT (PAGE 0)             |          | BYTE     | 139      |                                            |
| STATUS_VOUT (PAGE 1)             |          | BYTE     | 140      |                                            |
| STATUS_WORD (PAGE 0)             | [15:8]   | WORD     | 141      |                                            |
|                                  | [7:0]    | WORD     | 142      |                                            |
| STATUS_WORD (PAGE 1)             | [15:8]   | WORD     | 143      |                                            |
|                                  | [7:0]    | WORD     | 144      |                                            |
| STATUS_MFR_SPECIFIC (PAGE 0)     |          | BYTE     | 145      |                                            |
| STATUS_MFR_SPECIFIC (PAGE 1)     |          | BYTE     | 146      |                                            |
| <del>-</del>                     |          |          |          |                                            |

Table 31. Explanation of Position\_Fault Values

| POSITION_FAULT VALUE | SOURCE OF FAULT LOG     |  |  |  |  |  |
|----------------------|-------------------------|--|--|--|--|--|
| 0xFF                 | MFR_FAULT_LOG_STORE     |  |  |  |  |  |
| 0x00                 | TON_MAX_FAULT Channel 0 |  |  |  |  |  |
| 0x01                 | VOUT_OV_FAULT Channel 0 |  |  |  |  |  |
| 0x02                 | VOUT_UV_FAULT Channel 0 |  |  |  |  |  |
| 0x03                 | IOUT_OC_FAULT Channel 0 |  |  |  |  |  |
| 0x05                 | OT_FAULT Channel 0      |  |  |  |  |  |
| 0x06                 | UT_FAULT Channel 0      |  |  |  |  |  |
| 0x07                 | VIN_OV_FAULT Channel 0  |  |  |  |  |  |
| 0x0A                 | MFR_OT_FAULT Channel 0  |  |  |  |  |  |
| 0x10                 | TON_MAX_FAULT Channel 1 |  |  |  |  |  |
| 0x11                 | VOUT_OV_FAULT Channel 1 |  |  |  |  |  |
| 0x12                 | VOUT_UV_FAULT Channel 1 |  |  |  |  |  |
| 0x13                 | IOUT_OC_FAULT Channel 1 |  |  |  |  |  |
| 0x15                 | OT_FAULT Channel 1      |  |  |  |  |  |
| 0x16                 | UT_FAULT Channel 1      |  |  |  |  |  |
| 0x17                 | VIN_OV_FAULT Channel 1  |  |  |  |  |  |
| 0x1A                 | MFR_OT_FAULT Channel 1  |  |  |  |  |  |

### **Fault Logging**

| COMMAND NAME         | CMD<br>CODE | DESCRIPTION                                                                                      | ТҮРЕ      | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|----------------------|-------------|--------------------------------------------------------------------------------------------------|-----------|-------|----------------|-------|-----|------------------|
| MFR_FAULT_LOG        | 0xEE        | Fault log data bytes. This sequentially retrieved data is used to assemble a complete fault log. | R Block   | N     | CF             |       | Υ   | NA               |
| MFR_FAULT_LOG_ STORE | 0xEA        | Command a transfer of the fault log from RAM to EEPROM.                                          | Send Byte | N     |                |       |     | NA               |
| MFR_FAULT_LOG_CLEAR  | 0xEC        | Initialize the EEPROM block reserved for fault logging.                                          | Send Byte | N     |                |       |     | NA               |

#### MFR\_FAULT\_LOG

The MFR\_FAULT\_LOG command allows the user to read the contents of the FAULT\_LOG after the first fault occurrence since the last MFR\_FAULT\_LOG\_CLEAR command was last written. The contents of this command are stored in non-volatile memory, and are cleared by the MFR\_FAULT\_LOG\_CLEAR command. The length and content of this command are listed in Table 30. If the user accesses the MFR\_FAULT\_LOG command and no fault log is present, the command will return a data length of 0. If a fault log is present, the MFR\_FAULT\_LOG will always return a block of data 147 bytes long. If a fault occurs within the first second of applying power, some of the earlier pages in the fault log may not contain valid data.

NOTE: The approximate transfer time for this command is 3.4ms using a 400kHz clock.

This read-only command is in block format.

#### MFR FAULT LOG STORE

The MFR\_FAULT\_LOG\_STORE command forces the fault log operation to be written to EEPROM just as if a fault event occurred. This command will generate a MFR\_SPECIFIC fault if the "Enable Fault Logging" bit is set in the MFR CONFIG ALL command.

If the die temperature exceeds 130°C, the MFR\_FAULT\_LOG\_STORE command is disabled until the IC temperature drops below 125°C.

Up-Time Counter is in the Fault Log header. The counter is the time since the last module reset (MFR\_RESET, RESTORE\_USER\_ALL, or SV<sub>IN</sub> – power cycle) in 200µs increments. This is a 48-bit binary counter.

This write-only command has no data bytes.

#### MFR FAULT LOG CLEAR

The MFR\_FAULT\_LOG\_CLEAR command will erase the fault log file stored values. It will also clear bit 3 in the STATUS\_MFR\_SPECIFIC command. After a clear is issued, the status can take up to 8ms to clear.

This write-only command is send bytes.

#### **Block Memory Write/Read**

| COMMAND NAME  | CMD CODE | DESCRIPTION                                                                                                 | TYPE        | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|---------------|----------|-------------------------------------------------------------------------------------------------------------|-------------|-------|----------------|-------|-----|------------------|
| MFR_EE_UNLOCK | 0xBD     | Unlock user EEPROM for access by MFR_EE_ERASE and MFR_EE_DATA commands.                                     | R/W Byte    | N     | Reg            |       |     | NA               |
| MFR_EE_ERASE  | 0xBE     | Initialize user EEPROM for bulk programming by MFR_EE_DATA.                                                 | R/W Byte    | N     | Reg            |       |     | NA               |
| MFR_EE_DATA   | 0xBF     | Data transferred to and from EEPROM using sequential PMBus word reads or writes. Supports bulk programming. | R/W<br>Word | N     | Reg            |       |     | NA               |

All the (EEPROM) commands are disabled if the die temperature exceeds 130°C. (EEPROM) commands are re-enabled when the die temperature drops below 125°C.

#### MFR EE xxxx

MFR\_EE\_XXXX commands are used to facilitate bulk programming of the internal EEPROM. Contact the factory for more details.

## PACKAGE DESCRIPTION



PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG  $\mu$ Module Products. Review Each Package Layout Carefully.

Table 32. LTM4686B LGA Pinout

| PIN ID | FUNCTION                        | PIN ID | FUNCTION                        | PIN ID | FUNCTION           |
|--------|-------------------|--------|-------------------|--------|-------------------|--------|---------------------------------|--------|---------------------------------|--------|--------------------|
| A1     | V <sub>OUTO</sub> | B1     | V <sub>OUT0</sub> | C1     | V <sub>OUTO</sub> | D1     | V <sub>OUTO</sub>               | E1     | GND                             | F1     | GND                |
| A2     | GND               | B2     | GND               | C2     | GND               | D2     | GND                             | E2     | GPI00                           | F2     | GPI01              |
| A3     | GND               | В3     | GND               | C3     | TSNS0             | D3     | TSNS0                           | E3     | ALERT                           | F3     | RUN0               |
| A4     | GND               | B4     | GND               | C4     | GND               | D4     | SDA                             | E4     | SCL                             | F4     | RUN1               |
| A5     | GND               | B5     | GND               | C5     | GND               | D5     | GND                             | E5     | SYNC                            | F5     | SGND               |
| A6     | GND               | В6     | GND               | C6     | GND               | D6     | COMP0b                          | E6     | COMP0a                          | F6     | SGND               |
| A7     | GND               | В7     | GND               | C7     | GND               | D7     | V <sub>OSNS0</sub> <sup>+</sup> | E7     | V <sub>OSNS0</sub> <sup>-</sup> | F7     | INTV <sub>CC</sub> |
| A8     | GND               | B8     | SW0               | C8     | GND               | D8     | V <sub>ORB0</sub> +             | E8     | V <sub>ORB0</sub> <sup>-</sup>  | F8     | GND                |
| A9     | V <sub>INO</sub>  | В9     | V <sub>INO</sub>  | C9     | V <sub>INO</sub>  | D9     | V <sub>INO</sub>                | E9     | GND                             | F9     | SV <sub>IN</sub>   |

| PIN ID | FUNCTION             | PIN ID | FUNCTION              | PIN ID | FUNCTION          | PIN ID | FUNCTION          | PIN ID | FUNCTION          | PIN ID | FUNCTION          |
|--------|----------------------|--------|-----------------------|--------|-------------------|--------|-------------------|--------|-------------------|--------|-------------------|
| G1     | GND                  | H1     | GND                   | J1     | V <sub>OUT1</sub> | K1     | V <sub>OUT1</sub> | L1     | V <sub>OUT1</sub> | M1     | V <sub>OUT1</sub> |
| G2     | ASEL                 | H2     | F <sub>SWPHCFG</sub>  | J2     | GND               | K2     | GND               | L2     | GND               | M2     | GND               |
| G3     | V <sub>OUTOCFG</sub> | Н3     | V <sub>TRIMOCFG</sub> | J3     | TSNS1a            | К3     | TSNS1b            | L3     | GND               | М3     | GND               |
| G4     | V <sub>OUT1CFG</sub> | H4     | V <sub>TRIM1CFG</sub> | J4     | V <sub>DD25</sub> | K4     | WP                | L4     | GND               | M4     | GND               |
| G5     | SGND                 | H5     | SHARE_CLK             | J5     | $V_{DD33}$        | K5     | GND               | L5     | GND               | M5     | GND               |
| G6     | SGND                 | H6     | COMP1a                | J6     | COMP1b            | K6     | GND               | L6     | GND               | M6     | GND               |
| G7     | INTV <sub>CC</sub>   | H7     | V <sub>OSNS1</sub>    | J7     | V <sub>ORB1</sub> | K7     | GND               | L7     | GND               | M7     | GND               |
| G8     | GND                  | H8     | GND                   | J8     | GND               | K8     | GND               | L8     | SW1               | M8     | GND               |
| G9     | GND                  | Н9     | GND                   | J9     | V <sub>IN1</sub>  | K9     | V <sub>IN1</sub>  | L9     | V <sub>IN1</sub>  | M9     | V <sub>IN1</sub>  |

# PACKAGE PHOTOS Part marking is either ink mark or laser mark



## PACKAGE DESCRIPTION



## TYPICAL APPLICATION



Figure 62. 14A, 1V and 14A, 1.8V Output DC/DC μModule Regulator with Serial Interface

## **DESIGN RESOURCES**

| SUBJECT                                    | DESCRIPTION                                                                                  |                                                                                                                                                   |  |  |  |  |  |  |
|--------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| μModule Design and Manufacturing Resources | Design:     • Selector Guides     • Demo Boards and Gerber Files     • Free Simulation Tools | Manufacturing:                                                                                                                                    |  |  |  |  |  |  |
| μModule Regulator Products Search          | 1. Sort table of products by parameters and download the result as a spread sheet.           |                                                                                                                                                   |  |  |  |  |  |  |
|                                            | 2. Search using the Quick Power Search parametric table.                                     |                                                                                                                                                   |  |  |  |  |  |  |
|                                            | Quick Power Search INPUT OUTPUT FEATURES                                                     | V <sub>Out</sub> V I <sub>out</sub> A                                                                                                             |  |  |  |  |  |  |
| Digital Power System Management            |                                                                                              | upply management ICs are highly integrated solutions that supply monitoring, supervision, margining and sequencing, figurations and fault logging |  |  |  |  |  |  |

## **RELATED PARTS**

| PART NUMBER           | DESCRIPTION                                                                              | COMMENTS                                                                                                                                                                   |
|-----------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LTM4686/<br>LTM4686-1 | Ultrathin Dual 10A or Single 20A µModule Regulator with Digital Power System Management  | $4.5V \le V_{IN} \le 17V$ (LTM4686), $2.375V \le V_{IN} \le 17V$ with 5V Bias (LTM4686-1), $0.6V \le V_{OUT} \le 3.6V$ , $11.9$ mm $\times$ $16$ mm $\times$ $1.82$ mm LGA |
| LTM4631               | Ultrathin Dual 10A or Single 20A µModule Regulator<br>Non-PMBus                          | $4.5V \le V_{IN} \le 15V$ , $0.6V \le V_{OUT} \le 1.8V$ , $16mm \times 16mm \times 1.91mm$ LGA                                                                             |
| LTM4673               | Dual 12A and Dual 5A, Quad Output µModule Regulator with Digital Power System Management | $4.5V \le V_{IN} \le 15V,~0.6V \le V_{OUT} \le 3.3V~(12A~Rails),~0.6V \le V_{OUT} \le 5.5V~(5A~Rails),~16mm \times 16mm \times 4.72mm~BGA$                                 |
| LTM4675               | Dual 9A or Single 18A Step-Down µModule Regulator with Digital Power System Management   | $4.5V \le V_{IN} \le 17V$ , $0.5V \le V_{OUT} \le 5.5V$ , $11.9mm \times 16mm \times 3.51mm$ BGA                                                                           |
| LTM4676A              | Dual 13A or Single 26A Step-Down µModule Regulator with Digital Power System Management  | $4.5V \le V_{IN} \le 26.5V, \ 0.5V \le V_{OUT} \le 5.5V, \ 16mm \times 16mm \times 5.01mm \ BGA$                                                                           |
| LTM4677               | Dual 18A or Single 36A Step-Down µModule Regulator with Digital Power System Management  | $4.5V \le V_{IN} \le 16V, \ 0.6V \le V_{OUT} \le 1.8V, \ 16mm \times 16mm \times 5.01mm \ BGA$                                                                             |