# LTM4613



## **DESCRIPTION** EN55022B Compliant  $36V_{IN}$ ,  $15V_{OUT}$ , 8A, DC/DC µModule Regulator

The LTM®4613 is a complete, ultralow noise, 8A switch mode DC/DC power supply. Included in the package are the switching controller, power FETs, inductor and all support components. Operating over an input voltage range of 5V to 36V, the LTM4613 supports an output voltage range of 3.3V to 15V, set by a single external resistor. Only bulk input and output capacitors are needed to finish the design.

High switching frequency and an adaptive on-time current mode architecture enables a very fast transient response to line and load changes without sacrificing stability.

The onboard input filter and noise cancellation circuits achieve low noise coupling, thus effectively reducing the electromagnetic interference (EMI)—see Figure 7. Furthermore, the DC/DC µModule® regulator can be synchronized with an external clock to reduce undesirable frequency harmonics and allow PolyPhase® operation for high load currents.

The LTM4613 is offered in 15mm  $\times$  15mm  $\times$  4.32mm LGA and  $15$ mm  $\times$  15mm  $\times$  4.92mm BGA packages. The LTM4613 is available with SnPb (BGA) or RoHS compliant terminal finish.

 $I$ , LT, LTC, LTM, µModule, PolyPhase, Linear Technology, and the Linear logo are registered trademarks and LTpowerCAD is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## **FEATURES**

- Complete Low EMI Switch Mode Power Supply
- <sup>n</sup> **EN55022 Class B Compliant**
- Wide Input Voltage Range: 5V to 36V
- $\blacksquare$  **8A Output Current**
- <sup>n</sup> **3.3V to 15V Output Voltage Range**
- <sup>n</sup> **Low Input and Output Referred Noise**
- <sup>n</sup> **Output Voltage Tracking and Margining**
- $PLL$  **Frequency Synchronization**
- <sup>n</sup> **2% Maximum Total DC Error**
- $\blacksquare$  **Power Good Tracks with Margining**
- Current Foldback Protection
- <sup>n</sup> **Parallel/Current Sharing**
- **Ultrafast Transient Response**
- Current Mode Control
- Programmable Soft-Start
- Output Overvoltage Protection
- $-55^{\circ}$ C to 125°C Operating Temperature Range (LTM4613MPV, LTM4613MPY)
- **15mm**  $\times$  **15mm**  $\times$  **4.32mm LGA and**  $15$ mm  $\times$  15mm  $\times$  4.92mm BGA Packages
- SnPb (BGA) or RoHS Compliant (LGA and BGA) Finish

# APPLICATIONS

- $\blacksquare$  Telecom and Networking Equipment
- Industrial and Avionic Equipment
- **RF Systems**

# TYPICAL APPLICATION



#### **Radiated Emission Scan with 24V<sub>IN</sub> to 12V<sub>OUT</sub> at 8A**





1

#### ABSOLUTE MAXIMUM RATINGS **(Note 1)**





## PIN CONFIGURATION



### ORDER INFORMATION **http://www.linear.com/product/LTM4613#orderinfo**



• Consult Marketing for parts specified with wider operating temperature ranges. \*Device temperature grade is indicated by a label on the shipping container. Pad or ball finish code is per IPC/JEDEC J-STD-609.

• Recommended LGA and BGA PCB Assembly and Manufacturing Procedures: www.linear.com/umodule/pcbassembly

• Terminal Finish Part Marking: www.linear.com/leadfree

• LGA and BGA Package and Tray Drawings: www.linear.com/packaging



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full internal

operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C (Note 2), V<sub>IN</sub> = 24V, unless otherwise noted. Per Typical **Application (front page) configuration.**





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full internal

operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C (Note 2), V<sub>IN</sub> = 24V, unless otherwise noted. Per Typical **Application (front page) configuration.**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTM4613 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTM4613E is guaranteed to meet performance specifications over the 0°C to 125°C internal operating temperature range. Specifications over the –40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4613I is guaranteed to meet specifications over the –40°C to 125°C internal operating temperature range. The LTM4613MP

is guaranteed and tested over the full –55°C to 125°C internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

**Note 3:** 100% tested at die level only.

**Note 4:** See the Output Current Derating curves for different V<sub>IN</sub>, V<sub>OUT</sub> and  $T_A$ .

**Note 5:** Guaranteed by design.



## TYPICAL PERFORMANCE CHARACTERISTICS **(Refer to Figure 18)**







**Efficiency vs Load Current with**   $15V_{\text{OUT}}$  (FCB = 0)







**Transient Response from 12V<sub>IN</sub> to 3.3V**<sub>OUT</sub>



Start-Up with 24V<sub>IN</sub> to 12V<sub>OUT</sub>



**Transient Response from 12V<sub>IN</sub>** to 5V<sub>OUT</sub>



Start-Up with 24V<sub>IN</sub> to 12V<sub>OUT</sub> at **IOUT = 8A**





4613fr

5

# TYPICAL PERFORMANCE CHARACTERISTICS





### PIN FUNCTIONS (See Package Description for Pin Assignments)

**V<sub>IN</sub>** (Bank 1): Power Input Pins. Apply input voltage between these pins and PGND pins. Recommend placing input decoupling capacitance directly between  $V_{IN}$  pins and PGND pins.

**PGND (Bank 2):** Power Ground Pins for Both Input and Output Returns.

V<sub>OUT</sub> (Bank 3): Power Output Pins. Apply output load between these pins and PGND pins. Recommend placing output decoupling capacitance directly between these pins and PGND pins (see the LTM4613 Pin Configuration below).

V<sub>D</sub> (Pins C1 to C7, B6 to B7, A6): Top FET Drain Pins. Add more high frequency ceramic decoupling capacitors between  $V_D$  and PGND to handle the input RMS current and reduce the input ripple further.

**DRV<sub>CC</sub> (Pins C10, E11, E12):** These pins normally connect to INTV $_{\rm CC}$  for powering the internal MOSFET drivers. They can be biased up to 6V from an external supply with about 50mA capability. This improves efficiency at the higher input voltages by reducing power dissipation in the module. See the Applications Information section.

**INTV<sub>CC</sub>** (Pin A7): This pin is for additional decoupling of the 5V internal regulator.

**PLLIN (Pin A8):** External Clock Synchronization Input to the Phase Detector. This pin is internally terminated to SGND with a 50k resistor. Apply a clock above 2V and below  $\text{INTV}_{\text{CC}}$  subject to minimum on-time and minimum off-time requirements. See the Applications Information section.

**FCB (Pin M12):** Forced Continuous Input. Connect this pin to SGND to force continuous synchronization operation at light load or to  $INTV_{CC}$  to enable discontinuous mode operation at light load.

**TRACK/SS (Pin A9):** Output Voltage Tracking and Soft-Start Pin. When the module is configured as a master output, then a soft-start capacitor is placed on this pin to ground to control the master ramp rate. A soft-start capacitor can be used for soft-start turn-on as a standalone regulator. Slave operation is performed by putting a resistor divider from the master output to the ground, and connecting the center point of the divider to this pin. See the Applications Information section.

**MPGM (Pins A12, B11):** Programmable Margining Input. A resistor from these pins to ground sets a current that is equal to 1.18V/R. This current multiplied by 10k will equal a value in millivolts that is a percentage of the 0.6V reference voltage. Leave floating if margining is not used. See the Applications Information section. To parallel LTM4613s, each requires an individual MPGM resistor. Do not tie MPGM pins together.

**f<sub>SFT</sub>** (Pin B12): Frequency Set Internally to 600kHz at 12V Output. An external resistor can be placed from this pin to ground to increase frequency or from this pin to  $V_{\text{IN}}$ to reduce frequency. See the Applications Information section for frequency adjustment.





7

# PIN FUNCTIONS

**VFB (Pin F12):** The Negative Input of the Error Amplifier. Internally, this pin is connected to  $V_{\text{OUT}}$  with a 100k 0.5% precision resistor. Different output voltages can be programmed with an additional resistor between the  $V_{FR}$ and SGND pins. See the Applications Information section.

**MARG0 (Pin C12):** LSB Logic Input for the Margining Function. Together with the MARG1 pin, the MARG0 pin will determine if a margin high, margin low, or no margin state is applied. The pin has an internal pull-down resistor of 50k. See the Applications Information section.

**MARG1 (Pins C11, D12):** MSB Logic Input for the Margining Function. Together with the MARG0 pin, the MARG1 pin will determine if a margin high, margin low, or no margin state is applied. The pins have an internal pull-down resistor of 50k. See the Applications Information section.

**SGND (Pins D9, H12):** Signal Ground Pins. These pins connect to PGND at output capacitor point.

**COMP (Pins A11, D11):** Current Control Threshold and Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage. The voltage ranges from 0V to 2.4V with 0.7V corresponding to zero sense voltage (zero current).

**PGOOD (Pin G12):** Output Voltage Power Good Indicator. Open-drain logic output that is pulled to ground when the output voltage is not within  $\pm 10\%$  of the regulation point, after a 25µs power bad mask timer expires.

**RUN (Pins A10, B9):** Run Control Pins. A voltage above 1.9V will turn on the module, and below 1V will turn off the module. A programmable UVLO function can be accomplished with a resistor from  $V_{IN}$  to this pin that has a 5.1V Zener to ground. Maximum pin voltage is 5V.

**MTP (Pins J12, K12, L12):** No Connect Pins. Leave floating. Used for mounting to PCB.



## BLOCK DIAGRAM



### DECOUPLING REQUIREMENTS Specifications are at T<sub>A</sub> = 25°C. Use Figure 1 configuration.





# **OPERATION**

### **Power Module Description**

The LTM4613 is a standalone nonisolated switch mode DC/DC power supply. It can deliver 8A of DC output current with minimal external input and output capacitors. This module provides a precisely regulated output voltage programmable via one external resistor from  $3.3V<sub>DC</sub>$  to  $15V<sub>DC</sub>$  over a wide 5V to 36V input voltage. The typical application schematic is shown in Figure 18.

The LTM4613 has an integrated constant on-time current mode regulator, ultralow  $R_{DS(ON)}$  FETs with fast switching speed and integrated Schottky diodes. The typical switching frequency is 600kHz at full load at 12V output. With current mode control and internal feedback loop compensation, the LTM4613 module has sufficient stability margins and good transient performance under a wide range of operating conditions and with a wide range of output capacitors, even all ceramic output capacitors.

Current mode control provides cycle-by-cycle fast current limiting. Moreover, foldback current limiting is provided in an overcurrent condition when  $V_{FB}$  drops. Internal overvoltage and undervoltage comparators pull the open-drain PGOOD output low if the output feedback voltage exits a ±10% window around the regulation point. Furthermore, in an overvoltage condition, internal top FET M1 is turned off and bottom FET M2 is turned on and held on until the overvoltage condition clears.

Input filter and noise cancellation circuitry reduce the noise coupling to inputs and outputs, and ensure the electromagnetic interference (EMI) meets the limits of EN55022 Class B (see Figure 7).

Pulling the RUN pin below 1V forces the controller into its shutdown state, turning off both M1 and M2. At light load currents, discontinuous mode (DCM) operation can be enabled to achieve higher efficiency compared to continuous mode (CCM) by setting FCB pin higher than 0.6V.

When the DRV<sub>CC</sub> pin is connected to INTV<sub>CC</sub>, an integrated 5V linear regulator powers the internal gate drivers. If a 5V external bias supply is applied on DRV $_{\text{CC}}$  pin, then an efficiency improvement will occur due to the reduced power loss in the internal linear regulator. This is especially true at the higher input voltage range.

The MPGM, MARG0, and MARG1 pins are used to support voltage margining, where the percentage of margin is programmed by the MPGM pin, while the MARG0 and MARG1 select positive or negative margining. The PLLIN pin provides frequency synchronization of the device to an external clock. The TRACK/SS pin is used for power supply tracking and soft-start programming.

# APPLICATIONS INFORMATION

The typical LTM4613 application circuit is shown in Figure 18. External component selection is primarily determined by the input voltage, the maximum load current and the output voltage. Refer to Table 2 for specific external capacitor requirements for a particular application.

### **V<sub>IN</sub>** to V<sub>OUT</sub> Step-Down Ratios

There are restrictions in the maximum  $V_{IN}$  and  $V_{OUT}$  step down ratio that can be achieved for a given input voltage. These constraints are shown in the Typical Performance Characteristic curve labeled "V<sub>IN</sub> to V<sub>OUT</sub> Step-Down Ratio." Note that additional thermal derating may be applied. See the Thermal Considerations and Output Current Derating section in this data sheet.

### **Output Voltage Programming and Margining**

The PWM controller has an internal 0.6V reference voltage. As shown in the Block Diagram, a 100k 0.5% internal feedback resistor connects the  $V_{OUT}$  and  $V_{FB}$  pins together. Adding a resistor,  $R_{FB}$ , from the  $V_{FB}$  pin to the SGND pin programs the output voltage.

$$
V_{OUT} = 0.6V \cdot \frac{100k + R_{FB}}{R_{FB}}
$$

or equivalently,

$$
R_{FB} = \frac{100k}{\frac{V_{OUT}}{0.6V} - 1}
$$



#### Table 1. R<sub>FB</sub> Standard 1% Resistor Values vs V<sub>OUT</sub>



The MPGM pin programs a current that when multiplied by an internal 10k resistor sets up the 0.6V reference  $\pm$ offset for margining. A 1.18V reference divided by the R<sub>PGM</sub> resistor on the MPGM pin programs the current. Calculate VOUT(MARGIN):

$$
V_{OUT(MARGIN)} = \frac{\%V_{OUT}}{100} \cdot V_{OUT}
$$

Where % $V_{\text{OUT}}$  is the percentage of  $V_{\text{OUT}}$  to be margined, and  $V_{\text{OUT}(\text{MARGIN})}$  is the margin quantity in volts:

$$
R_{PGM} = \frac{V_{OUT}}{0.6V} \cdot \frac{1.18V}{V_{OUT(MARGIN)}} \cdot 10k
$$

Where  $R_{PGM}$  is the resistor value to place on the MPGM pin to ground.

The margining voltage,  $V_{\text{OUT} (MARGIN)}$ , will be added or subtracted from the nominal output voltage as determined by the state of the MARG0 and MARG1 pins. See the truth table below:



#### **Parallel Operation**

The LTM4613 device is an inherently current mode controlled device. This allows the paralleled modules to have very good current sharing and balanced thermals on the design. Figure 21 shows a schematic of the parallel design. The voltage feedback equation changes with the variable N as modules are paralleled:

$$
R_{FB} = \frac{\frac{100k}{N}}{\frac{V_{OUT}}{0.6V} - 1}
$$

where N is the number of paralleled modules.

#### **Operating Frequency**

The operating frequency of the LTM4613 is optimized to achieve the compact package size and the minimum output ripple voltage while still keeping high efficiency. As shown in Figure 2, the frequency is linearly increased with larger output voltages to keep the low output current ripple. Figure 3 shows the inductor current ripple ∆I with different output voltages. In most applications, no additional frequency adjusting is required.

If lower output ripple is required, the operating frequency f can be increased by adding a resistor  $R_{fSFT}$  between  $f_{SFT}$ pin and SGND, as shown in Figure 19.



**Figure 2. Operating Frequency vs Output Voltage**



**Figure 3. Pk-Pk Inductor Current Ripple vs Output Voltage**



11

For output voltages more than 12V, the frequency can be higher than 600kHz, thus reducing the efficiency significantly. Additionally, the minimum off-time of 400ns normally limits the operation when the input voltage is close to the output voltage. Therefore, it is recommended to lower the frequency in these conditions by connecting a resistor ( $R_{fSFT}$ ) from the f<sub>SFT</sub> pin to  $V_{IN}$  as shown in Figure 20, where:

$$
f = \frac{V_{OUT}}{5 \cdot 10^{-11} \left(\frac{3 \cdot R_{fSET} \cdot 133k}{R_{fSET} - 2 \cdot 133k}\right)} [Hz]
$$

The load current can affect the frequency due to its constant on-time control. If constant frequency is a necessity, the PLLIN pin can be used to synchronize the frequency of the LTM4613 to an external clock subject to minimum on-time and off-time limits, as shown in Figures 21 to 23.

### **Input Capacitors**

LTM4613 is designed to achieve low input conducted EMI noise due to the fast switching of turn-on and turnoff. Additionally, a high-frequency inductor is integrated into the input line for noise attenuation.  $V_D$  and  $V_{IN}$  pins are available for external input capacitors to form a high frequency  $\pi$  filter. As shown in Figure 18, the ceramic capacitors, C1-C3, on the  $V_D$  pins are used to handle most of the RMS current into the converter, so careful attention is needed for capacitors C1-C3 selection.

For a buck converter, the switching duty cycle can be estimated as:

$$
D = \frac{V_{OUT}}{V_{IN}}
$$

12

Without considering the inductor current ripple, the RMS current of the input capacitor can be estimated as:

$$
I_{\text{CIN(RMS)}} = \frac{I_{\text{OUT(MAX)}}}{\eta} \cdot \sqrt{D \cdot (1 - D)}
$$

In this equation,  $\eta$  is the estimated efficiency of the power module. Note the capacitor ripple current ratings are often based on temperature and hours of life. This makes it advisable to properly derate the input capacitor, or choose a capacitor rated at a higher temperature than required. Always contact the capacitor manufacturer for derating requirements.

In a typical 8A output application, three very low ESR, X5R or X7R, 10µF ceramic capacitors are recommended for C1-C3. This decoupling capacitance should be placed directly adjacent to the module  $V_D$  pins in the PCB layout to minimize the trace inductance and high frequency AC noise. Each 10µF ceramic is typically good for 2A of RMS ripple current. Refer to your ceramics capacitor catalog for the RMS current ratings.

To attenuate the high frequency noise, extra input capacitors should be connected to the  $V_{IN}$  pads and placed before the high frequency inductor to form the  $\pi$  filter. One of these low ESR ceramic input capacitors is recommended to be close to the connection into the system board. A large bulk 100µF capacitor is only needed if the input source impedance is compromised by long inductive leads or traces.

### **Output Capacitors**

The LTM4613 is designed for low output voltage ripple. The bulk output capacitors defined as  $C_{\Omega UT}$  are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements.  $C_{\text{OUT}}$  can be low ESR tantalum capacitor, low ESR polymer capacitor or ceramic capacitor. The typical capacitance is  $4 \times$ 47µF if all ceramic output capacitors are used. Additional output filtering may be required by the system designer if further reduction of output ripple or dynamic transient spikes is required. Table 2 shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot during a 4A load transient. The table optimizes total equivalent ESR and total bulk capacitance to maximize transient performance.

4613fd Multiphase operation with multiple LTM4613 devices in parallel will also lower the effective output ripple current due to the phase interleaving operation. Refer to Figure 4 for the normalized output ripple current versus the duty cycle. Figure 4 provides a ratio of peak-to-peak output ripple current to the inductor ripple current as functions of duty cycle and the number of paralleled phases. Pick the corresponding duty cycle and the number of phases to get the correct output ripple current value. For example, each



#### **Table 2. Output Voltage Response Versus Component Matrix (Refer to Figure 19)**

#### **TYPICAL MEASURED VALUES**







Figure 4. Normalized Output Ripple Current vs Duty Cycle, ∆I<sub>L</sub> = V<sub>0</sub>T/L<sub>I</sub>



phase's inductor ripple current  $\Delta I_1$  is ~5.0A for a 36V to 12V design. The duty cycle is about 0.33. The 2-phase curve shows a ratio of ~0.33 for a duty cycle of 0.33. This 0.33 ratio of output ripple current to the inductor ripple current  $\Delta I_1$  at 5.0A equals 1.65A of output ripple current ( $\Delta I_0$ ).

The output voltage ripple has two components that are related to the amount of bulk capacitance and effective series resistance (ESR) of the output bulk capacitance. The equation is:

$$
\Delta V_{\text{OUT}}(P-P) \approx \left(\frac{\Delta I_0}{8 \cdot f \cdot N \cdot C_{\text{OUT}}}\right) + \frac{ESR \cdot \Delta I_0}{N}
$$

where f is the frequency and N is the number of paralleled phases. This calculation process can be easily accomplished by using LTpowerCAD™.

#### **Fault Conditions: Current Limit and Overcurrent Foldback**

LTM4613 has a current mode controller, which inherently limits the cycle-by-cycle inductor current not only in steady state operation, but also in response to transients.

To further limit current in the event of an overload condition, the LTM4613 provides foldback current limiting. If the output voltage falls by more than 50%, then the maximum output current is progressively lowered to about one sixth of its full current limit value.

### **Soft-Start and Tracking**

The TRACK/SS pin provides a means to either soft-start the regulator or track it to a different power supply. A capacitor on this pin will program the ramp rate of the output voltage. A 1.5µA current source will charge up the external soft-start capacitor to 80% of the 0.6V internal voltage reference plus or minus any margin delta. This will control the ramp of the internal reference and the output voltage. The total soft-start time can be calculated as:

$$
t_{SOFFSTART}\cong 0.8\bullet \left(0.6V\pm V_{OUT(MARGIN)}\right)\bullet \frac{C_{SS}}{1.5\mu A}
$$

If the RUN pin falls below 1.5V, then the TRACK/SS pin is reset to allow for proper soft-start control when the regulator is enabled again. Current foldback and forced continuous mode are disabled during the soft-start process. The soft-start function can also be used to control the output ramp rise time, so that another regulator can be easily tracked to it.

### **Output Voltage Tracking**

Output voltage tracking can be programmed externally using the TRACK/SS pin. The output can be tracked up and down with another regulator. Figure 5 shows an example of coincident tracking where the master regulator's output is divided down with an external resistor divider that is the same as the slave regulator's feedback divider. Ratiometric modes of tracking can be achieved by selecting different resistor values to change the output tracking ratio. The master output must be greater than the slave output for coincident tracking to work. Figure 6 shows the coincident output tracking characteristics.











Ratiometric tracking can be achieved by a few simple calculations and the slew rate value applied to the master's TRACK/SS pin. The TRACK/SS pin has a control range from 0 to 0.6V. The master's TRACK/SS pin slew rate is directly equal to the master's output slew rate in Volts/ Time. The equation:

$$
\frac{\text{MR}}{\text{SR}} \cdot 100k = R2
$$

where MR is the master's output slew rate and SR is the slave's output slew rate in Volts/Time. When coincident tracking is desired, then MR and SR are equal, thus R2 is equal to 100k. R1 is derived from equation:

$$
R1 = \frac{0.6V}{\frac{V_{FB}}{100k} + \frac{V_{FB}}{R_{FB}} - \frac{V_{TRACK}}{R2}}
$$

where  $V_{FB}$  is the feedback voltage reference of the regulator, and  $V_{\text{TRACK}}$  is 0.6V. Since R2 is equal to the 100k top feedback resistor of the slave regulator in equal slew rate or coincident tracking, then R1 is equal to  $R_{FB}$  with  $V_{FB}$  =  $V_{\text{TRACK}}$ . Therefore R2 = 100k, and R1 = 5.23k in Figure 5.

In ratiometric tracking, a different slew rate maybe desired for the slave regulator. R2 can be solved for when SR is slower than MR. Make sure that the slave supply slew rate is chosen to be fast enough so that the slave output voltage will reach its final value before the master output.

For example,  $MR = 1.5V/1ms$ , and  $SR = 1.2V/1ms$ . Then  $R2 = 125k$ . Solve for R1 to equal 5.18k.

Each of the TRACK/SS pins will have the 1.5µA current source on when a resistive divider is used to implement tracking on that specific channel. This will impose an offset on the TRACK/SS pin input. Smaller values resistors with the same ratios as the resistor values calculated from the above equation can be used. For example, where the 100k is used then a 10k value can be used to reduce the TRACK/SS pin offset to a negligible value.

### **RUN Enable**

The RUN pin is used to enable the power module. The pin has an internal 5.1V Zener to ground. The pin can be driven with 5V logic levels.

The RUN pin can also be used as an undervoltage lockout (UVLO) function by connecting a resistor divider from the input supply to the RUN pin. The equation for UVLO threshold:

$$
V_{UVLO} = \frac{R_A + R_B}{R_B} \cdot 1.5V
$$

where  $R_A$  is the top resistor, and  $R_B$  is the bottom resistor. Refer to Figure 1, Simplified Block Diagram.

### **Power Good**

The PGOOD pin is an open-drain pin that can be used to monitor valid output voltage regulation. This pin monitors  $a \pm 10$ % window around the regulation point and tracks with margining.

### **COMP Pin**

This pin is the external compensation pin. The module has already been internally compensated for most output voltages. LTpowerCAD is available for other control loop optimization.

### **FCB Pin**

The FCB pin determines whether the bottom MOSFET remains on when current reverses in the inductor. Tying this pin above its 0.6V threshold enables discontinuous operation where the bottom MOSFET turns off when inductor current reverses. FCB pin below the 0.6V threshold forces continuous synchronous operation, allowing current to reverse at light loads and maintaining high frequency operation.

### **PLLIN Pin**

The power module has a phase-locked loop comprised of an internal voltage controlled oscillator and a phase detector. This allows the internal top MOSFET turn-on to be locked to the rising edge of an external clock. The external clock frequency range must be within  $\pm 30\%$ around the set operating frequency. A pulse detection circuit is used to detect a clock on the PLLIN pin to turn on the phase-locked loop. The pulse width of the clock has to be at least 400ns. The clock high level must be above 2V and clock low level below 0.3V. The PLLIN pin



must be driven from a low impedance source such as a logic gate located close to the pin. During the start-up of the regulator, the phase-locked loop function is disabled.

#### **INTV<sub>CC</sub>** and DRV<sub>CC</sub> Connection

An internal low dropout regulator produces an internal 5V supply that powers the control circuitry and  $DRV_{CC}$ for driving the internal power MOSFETs. Therefore, if the system does not have a 5V power rail, the LTM4613 can be directly powered by  $V_{IN}$ . The gate driver current through the LDO is about 20mA. The internal LDO power dissipation can be calculated as:

 $P_{LDO-LOS} = 20mA \cdot (V_{IN} - 5V)$ 

The LTM4613 also provides the external gate driver voltage pin DRV $_{\text{CC}}$ . If there is a 5V rail in the system, it is recommended to connect the DRV $_{\text{CC}}$  pin to the external 5V rail. This is especially true for higher input voltages. Do not apply more than 6V to the DRV<sub>CC</sub> pin.

#### **Radiated EMI Noise**

High radiated EMI noise is a disadvantage for switching regulators by nature. Fast switching turn-on and turn-off make the large di/dt change in the converters, which act as the radiation sources in most systems. LTM4613 integrates the feature to minimize the radiated EMI noise for applications with low noise requirements. An optimized gate driver for the MOSFET and a noise cancellation network are installed inside the LTM4613 to achieve the low radiated EMI noise. Figure 7 shows a typical example for the LTM4613 to meet the EN55022 Class B radiated emission limit.

#### **Thermal Considerations and Output Current Derating**

In different applications, LTM4613 operates in a variety of thermal environments. The maximum output current is limited by the environment thermal condition. Sufficient cooling should be provided to help ensure reliable operation. When the cooling is limited, proper output current derating is necessary, considering ambient temperature, airflow, input/output condition, and the need for increased reliability.

The thermal resistances reported in the Pin Configuration section of the data sheet are consistent with those parameters defined by JESD51-12. They are intended for use with finite element analysis (FEA) software modeling tools that leverage the outcome of thermal modeling, simulation and correlation to hardware evaluation performed on a µModule package mounted to a hardware test board. The motivation for providing these thermal coefficients is found in JESD51-12, "Guidelines for Reporting and Using Electronic Package Thermal Information."

Many designers may opt to use laboratory equipment and a test vehicle, such as the demo board, to predict the µModule regulator's thermal performance in their



**Figure 7. Radiated Emission Scan with 24V<sub>IN</sub> to 12V<sub>OUT</sub> at 8A Measured in 10 Meter Chamber** 

application at various electrical and environmental operating conditions to compliment any FEA activities. Without FEA software, the thermal resistances reported in the Pin Configuration section are, in and of themselves, not relevant to providing guidance of thermal performance. Instead, the derating curves provided in the data sheet can be used in a manner that yields insight and guidance pertaining to one's application-usage, and can be adapted to correlate thermal performance to one's own application.

The Pin Configuration section gives four thermal coefficients, explicitly defined in JESD51-12. These coefficients are quoted or paraphrased below:

- $\bullet$   $\theta$ <sub>JA</sub>, the thermal resistance from junction to ambient, is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air" although natural convection causes the air to move. This value is determined with the part mounted to a  $95$ mm  $\times$  76mm PCB with 4 layers.
- $\theta_{JCbottom}$ , the thermal resistance from the junction to the bottom of the product case, is determined with all of the component power dissipation flowing through the bottom of the package. In the typical µModule regulator, the bulk of the heat flows out of the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this

thermal resistance value may be useful for comparing packages, but the test conditions do not generally match the user's application.

- $\cdot$   $\theta$ <sub>JCtop</sub>, the thermal resistance from the junction to the top of the product case, is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the µModule regulator are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of  $\theta_{JChottom}$ , this value may be useful for comparing packages, but the test conditions do not generally match the user's application.
- $\theta_{\text{JB}}$ , the thermal resistance from the junction to the printed circuit board, is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the µModule regulator and into the board. It is really the sum of the  $\theta_{JCbotton}$  and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package.

A graphical representation of the aforementioned thermal resistances is given in Figure 8. Blue resistances are contained within the µModule package, whereas green resistances are external to the µModule package.







17

As a practical matter, it should be clear to the reader that no individual or subgroup of the four thermal resistance parameters defined by JESD51-12, or provided in the Pin Configuration section, replicates or conveys normal operating conditions of a µModule regulator. For example, in normal board-mounted applications, never does 100% of the device's total power loss (heat) thermally conduct exclusively through the top or exclusively through bottom of the package—as the standard defines for  $\theta_{JChon}$  and  $\theta$ JCbottom, respectively. In practice, power loss is thermally dissipated in both directions away from the package. Granted, in the absence of a heat sink and airflow, the majority of the heat flow is into the board.

Within the LTM4613, be aware that there are multiple power devices and components dissipating power, with a consequence that the thermal resistances relative to different junctions of components or die are not exactly linear with respect to total package power loss. To reconcile this complication without sacrificing modeling simplicity—but also, not ignoring practical realities—an approach has been taken using FEA software modeling along with laboratory testing in a controlled-environment chamber to reasonably define and correlate the thermal resistance values supplied in this data sheet:

- 1. Initially, FEA software is used to accurately build the mechanical geometry of the LTM4613 and the specified PCB with all of the correct material coefficients, along with accurate power loss source definitions.
- 2. This model simulates a software-defined JEDEC environment consistent with JESD51-12 to predict power loss heat flow and temperature readings at different interfaces that enable the calculation of the JEDECdefined thermal resistance values.
- 3. The model and FEA software is used to evaluate the LTM4613 with heat sink and airflow.
- 4. Having solved for, and analyzed these thermal resistance values and simulated various operating conditions in the software model, a thorough laboratory evaluation replicates the simulated conditions with thermocouples within a controlled-environment chamber while operating the device at the same power loss as that which was simulated. The outcome of this process and due diligence yields the set of derating curves provided in this data sheet.

The power loss curves in Figures 9 and 10 can be used in coordination with the load current derating curves in Figures 11 to 16 for calculating an approximate  $\theta_{JA}$  for the LTM4613. Each figure has three curves that are taken at three different airflow conditions. Graph designation delineates between no heat sink, and a BGA heat sink. Each of the load current derating curves will lower the maximum load current as a function of the increased ambient temperature to keep the maximum junction temperature of the power module at 120°C maximum. This will maintain the maximum operating temperature below 125°C. Table 3 provides the approximate  $\theta_{JA}$  for Figures 11 to 16. A complete explanation of the thermal characteristics is provided in the thermal application note, AN110.

#### **Safety Considerations**

The LTM4613 does not provide galvanic isolation from  $V_{IN}$ to  $V_{\text{OUT}}$ . There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure.





**Figure 9. Power Loss at 12V<sub>OUT</sub> and 15V<sub>OUT</sub> Figure 10. Power Loss at 5V<sub>OUT</sub> Figure 11. No Heat Sink with 36V<sub>IN</sub>** 





to 5V<sub>OUT</sub>



**Figure 12. BGA Heat Sink with 36V<sub>IN</sub> to 5V<sub>OUT</sub> Figure 13. No Heat Sink** 



with 24V<sub>IN</sub> to 12V<sub>OUT</sub>



**Figure 14. BGA Heat Sink**  with 24V<sub>IN</sub> to 12V<sub>OUT</sub>



Figure 15. No Heat Sink with 36V<sub>IN</sub> to 15V<sub>OUT</sub> Figure 16. BGA Heat Sink with 36V<sub>IN</sub> to 15V<sub>OUT</sub>









#### **Table 3. 12V and 15V Outputs**



#### **Table 4. 5V Output**



#### **Table 5. Heat Sink Manufacturers**



#### **Layout Checklist/Example**

The high integration of LTM4613 makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for high current path, including  $V_{IN}$ , PGND and  $V_{OUT}$ . It helps to minimize the PCB conduction loss and thermal stress.
- Place high frequency ceramic input and output capacitors next to the  $V_D$ , PGND and  $V_{OUT}$  pins to minimize high frequency noise.
- Place a dedicated power ground layer underneath the unit.
- Use round corners for the PCB copper layer to minimize the radiated noise.
- To minimize the EMI noise and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers.
- Do not put vias directly on pads.
- If vias are placed onto the pads, the the vias must be capped.
- Interstitial via placement can also be used if necessary.
- Use a separated SGND ground copper area for components connected to signal pins. Connect the SGND to PGND underneath the unit.
- Place one or more high frequency ceramic capacitors close to the connection into the system board.

Figure 17 gives a good example of the recommended layout.



**Figure 17. Recommended PCB Layout (LGA Shown, for BGA Use Circle Pads)**



Figure 18. Typical 22V to 36V<sub>IN</sub>, 12V at 8A Design





Figure 19. Typical 5V to 36V<sub>IN</sub>, 3.3V at 8A Design with 400kHz Frequency



Figure 20. 26V to 36V<sub>IN</sub>, 15V at 5A Design with 600kHz Frequency







**Figure 21. 2-Phase, Parallel 12V at 16A Design with 600kHz Frequency**





**Figure 22. 2-Phase, 12V and 10V at 6A Design with 600kHz Frequency and Output Voltage Tracking**





**Figure 23. 2-Phase, 5V and 3.3V at 8A Design with 500kHz Frequency and Output Voltage Tracking**





## PACKAGE DESCRIPTION

#### **Pin Assignment Tables (Arranged by Pin Function)**



![](_page_25_Picture_4.jpeg)

M<sub>12</sub> FCB

## PACKAGE DESCRIPTION

**THINEAR** 

**Please refer to http://www.linear.com/product/LTM4613#packaging for the most recent package drawings.**

![](_page_26_Figure_3.jpeg)

## PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/product/LTM4613#packaging for the most recent package drawings.**

![](_page_27_Figure_3.jpeg)

![](_page_27_Picture_5.jpeg)

![](_page_27_Picture_7.jpeg)

# REVISION HISTORY

![](_page_28_Picture_54.jpeg)

![](_page_28_Picture_3.jpeg)

![](_page_28_Picture_5.jpeg)

# PACKAGE PHOTOGRAPH

![](_page_29_Figure_2.jpeg)

# DESIGN RESOURCES

![](_page_29_Picture_249.jpeg)

# RELATED PARTS

![](_page_29_Picture_250.jpeg)

4613fd LT 0916 REV D · PRINTED IN USA ₩