

- <sup>n</sup> **Period Range: 1ms to 9.5 Hours**
- $\blacksquare$  Configured with 1 to 3 Resistors
- $\blacksquare$  <1.5% Maximum Frequency Error
- Output Reset Function
- 2.25V to 5.5V Single Supply Operation
- 55µA to 80µA Supply Current
- (2ms to 9.5hr Clock Period)
- 500µs Start-Up Time
- CMOS Output Driver Sources/Sinks 20mA
- $-55^{\circ}$ C to 125°C Operating Temperature Range
- Available in Low Profile (1mm) SOT-23 (ThinSOT<sup>M</sup>) and  $2mm \times 3mm$  DFN Packages
- AEC-Q100 Qualified for Automotive Applications

### **APPLICATIONS**

- "Heartbeat" Timers
- $\blacksquare$  Watchdog Timers
- $\blacksquare$  Intervalometers
- Periodic "Wake-Up" Call
- High Vibration, High Acceleration Environments
- Portable and Battery-Powered Equipment

All registered trademarks and trademarks are the property of their respective owners.

# TimerBlox: Resettable, Low Frequency Oscillator

### FEATURES DESCRIPTION

The LTC®6991 is a silicon oscillator with a programmable period range of 1.024ms to 9.54 hours (29.1µHz to 977Hz), specifically intended for long duration timing events. The LTC6991 is part of the TimerBlox® family of versatile silicon timing devices.

A single resistor,  $R_{\text{SET}}$ , programs the LTC6991's internal master oscillator frequency. The output clock period is determined by this master oscillator and an internal frequency divider,  $N_{\text{DIV}}$ , programmable to eight settings from 1 to  $2^{21}$ .

$$
t_{OUT} = \frac{N_{DIV} \cdot R_{SET}}{50k\Omega} \cdot 1.024ms, N_{DIV} = 1.8,64,...,2^{21}
$$

In normal operation, the LTC6991 oscillates with a 50% duty cycle. A reset function is provided to truncate the pulse (reducing the duty cycle). The reset pin can also be used to prevent the output from oscillating.

The RST and OUT pins can be configured for active-low or active-high operation using a polarity function.



For easy configuration of the LTC6991, use the LTC6991: Low Frequency Oscillator Web-Based Design Tool.

### TYPICAL APPLICATION

#### **Low Frequency Pulse Generator**



#### **Clock Period Range over Eight Divider Settings**



Document Feedback www.datasheetall.com

# <span id="page-1-0"></span>ABSOLUTE MAXIMUM RATINGS **(Note 1)**





### PIN CONFIGURATION



# <span id="page-1-1"></span>ORDER INFORMATION





TRM = 500 pieces. \*Temperature grades are identified by a label on the shipping container.

Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

**\*\***Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

### <span id="page-2-0"></span>**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

**temperature range, otherwise specifications are at TA = 25°C. Test conditions are V+ = 2.25V to 5.5V, RST = 0V, DIVCODE = 0 to 15 (NDIV = 1 to 221), RSET = 50k to 800k, RLOAD = 5k, CLOAD = 5pF unless otherwise noted.**



# **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

**temperature range, otherwise specifications are at TA = 25°C. Test conditions are V+ = 2.25V to 5.5V, RST = 0V, DIVCODE = 0 to 15**   $(N_{\text{DIV}} = 1 \text{ to } 2^{21})$ ,  $R_{\text{SET}} = 50$ k to 800k,  $R_{\text{LOAD}} = \infty$ ,  $C_{\text{LOAD}} = 5$ pF unless otherwise noted.



**Note 1:** Stresses beyond those listed under [Absolute Maximum Ratings](#page-1-0)  may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC6991C is guaranteed functional over the operating temperature range of –40°C to 85°C.

**Note 3:** The LTC6991C is guaranteed to meet specified performance from 0°C to 70°C. The LTC6991C is designed, characterized and expected to meet specified performance from –40°C to 85°C but it is not tested or QA sampled at these temperatures. The LTC6991I is guaranteed to meet specified performance from –40°C to 85°C. The LTC6991H is guaranteed to meet specified performance from –40°C to 125°C. The LTC6991MP is guaranteed to meet specified performance from –55°C to 125°C.

**Note 4:** Frequency accuracy is defined as the deviation from the  $f_{\text{OUT}}$ equation, assuming  $R_{\text{SET}}$  is used to program the frequency.

**Note 5:** See [Operation](#page-8-0) section, [Table 1](#page-9-0) and [Figure 2](#page-9-1) for a full explanation of how the DIV pin voltage selects the value of DIVCODE.

**Note 6:** The RST pin has hysteresis to accommodate slow rising or falling signals. The threshold voltages are proportional to V<sup>+</sup>. Typical values can be estimated at any supply voltage using  $V_{RST(RIS)NS} \approx 0.55 \cdot V^+ + 185 \text{mV}$ and  $V_{RST(FALLING)} \approx 0.48 \cdot V^+ - 155 mV$ .

**Note 7:** To conform to the Logic IC Standard, current out of a pin is arbitrarily given a negative value.

**Note 8:** Output rise and fall times are measured between the 10% and the 90% power supply levels with 5pF output load. These specifications are based on characterization.

**Note 9:** Settling time is the amount of time required for the output to settle within  $\pm 1\%$  of the final frequency after a 0.5 $\times$  or 2 $\times$  change in I<sub>SET</sub>.

**Note 10:** Jitter is the ratio of the deviation of the period to the mean of the period. This specification is based on characterization and is not 100% tested.

**Note 11:** Long-term drift of silicon oscillators is primarily due to the movement of ions and impurities within the silicon and is tested at 30°C under otherwise nominal operating conditions. Long-term drift is specified as ppm/√kHr due to the typically nonlinear nature of the drift. To calculate drift for a set time period, translate that time into thousands of hours, take the square root and multiply by the typical drift number. For instance, a year is 8.77kHr and would yield a drift of 266ppm at 90ppm/√kHr. Drift without power applied to the device may be approximated as 1/10th of the drift with power, or 9ppm/√kHr for a 90ppm/√kHr device.

### <span id="page-4-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $V^+ = 3.3V$ ,  $R_{\text{SET}} = 200k$ ,  $T_A = 25^{\circ}C$  unless otherwise noted.



Rev. D

# TYPICAL PERFORMANCE CHARACTERISTICS

 $V^+ = 3.3V$ ,  $R_{\text{SET}} = 200k$ ,  $T_A = 25^{\circ}C$  unless otherwise noted.













**Typical I<sub>SET</sub> Current Limit vs V<sup>+</sup>** SUPPLY VOLTAGE (V) ISET (µA) 6991 G15 1000 400 800 200 600  $\pmb{0}$ 2 3 4 5 6 SET PIN SHORTED TO GND

**Rise and Fall Time vs Supply Voltage**

t<sub>RISE</sub>

tFALL

 $C_{\text{LOAD}} = 5pF$ 

RISE/FALL TIME (ns)

RISE/FALL TIME (ns)

1.5

2.0

1.0

0.5

 $0\frac{L}{2}$ 

3.0

2.5

**RST Threshold Voltage**



**Typical Frequency Error vs Time (Long-Term Drift)**



www.datasheetall.com

SUPPLY VOLTAGE (V)

2 3 4 5 6

6991 G17

### TYPICAL PERFORMANCE CHARACTERISTICS

 $V^+ = 3.3V$ ,  $R_{\text{SET}} = 200k$ ,  $T_A = 25^{\circ}C$  unless otherwise noted.



### PIN FUNCTIONS **(DCB/S6)**

**V+ (Pin 1/Pin 5):** Supply Voltage (2.25V to 5.5V). This supply should be kept free from noise and ripple. It should be bypassed directly to the GND pin with a 0.1µF capacitor.

**DIV (Pin 2/Pin 4):** Programmable Divider and Polarity Input. A V+ referenced A/D converter monitors the DIV pin voltage ( $V_{\text{DIV}}$ ) to determine a 4-bit result (DIVCODE).  $V_{\text{DIV}}$  may be generated by a resistor divider between V<sup>+</sup> and GND. Use 1% resistors to ensure an accurate result. The DIV pin and resistors should be shielded from the OUT pin or any other traces that have fast edges. Limit the capacitance on the DIV pin to less than 100pF so that  $V_{\text{DIV}}$  settles quickly. The MSB of DIVCODE (POL) determines the polarity of the RST and OUT pins. If  $POL = 0$ , RST is active-high, and forces OUT low. If POL = 1, RST is active-low and forces OUT high.

**SET (Pin 3/Pin 3):** Frequency-Setting Input. The voltage on the SET pin ( $V_{\text{SFT}}$ ) is regulated to 1V above GND. The amount of current sourced from the SET pin  $(I_{\text{SFT}})$  programs the master oscillator frequency. The  $I_{\text{SET}}$  current range is 1.25µA to 20µA. The output oscillation will stop if  $I_{\rm SFT}$  drops below approximately 500nA. A resistor connected between SET and GND is the most accurate way to set the frequency. For best performance, use a precision metal or thin film resistor of 0.5% or better tolerance and 50ppm/°C or better temperature coefficient. For lower accuracy applications an inexpensive 1% thick film resistor may be used.

Limit the capacitance on the SET pin to less than 10pF to minimize jitter and ensure stability. Capacitance less than 100pF maintains the stability of the feedback circuit regulating the  $V_{\text{SFT}}$  voltage.



**RST (Pin 4/Pin 1):** Output Reset. The behavior of the RST pin is dependent on the polarity bit (POL). The POL bit is configured via the DIVCODE setting. When  $POL = 0$ , setting RST high forces OUT low and setting RST low allows the output to oscillate. When  $POL = 1$ , RST is active low. In that case, setting RST low forces OUT high and setting RST high allows the output to oscillate.

8

### PIN FUNCTIONS **(DCB/S6)**

**GND (Pin 5/Pin 2):** Ground. Tie to a low inductance ground plane for best performance.

**OUT (Pin 6/Pin 6):** Oscillator Output. The OUT pin swings from GND to V+ with an output resistance of approximately 30Ω. When driving an LED or other low impedance load a series output resistor should be used to limit source/ sink current to 20mA.



### <span id="page-7-0"></span>BLOCK DIAGRAM **(S6 package pin numbers shown)**

<span id="page-8-0"></span>The LTC6991 is built around a master oscillator with a 1MHz maximum frequency. The oscillator is controlled by the SET pin current ( $I_{\text{SFT}}$ ) and voltage ( $V_{\text{SFT}}$ ), with a 1MHz  $\cdot$  50k conversion factor that is accurate to  $\pm 0.8\%$ under typical conditions.

$$
f_{\text{MASTER}} = \frac{1}{t_{\text{MASTER}}} = 1 \text{MHz} \cdot 50 \text{kg} \cdot \frac{I_{\text{SET}}}{V_{\text{SET}}}
$$

A feedback loop maintains  $V_{\text{SFT}}$  at 1V  $\pm 30$ mV, leaving  $I_{\text{SFT}}$ as the primary means of controlling the output frequency. The simplest way to generate  $I_{\rm SFT}$  is to connect a resistor  $(R_{\text{SET}})$  between SET and GND, such that  $I_{\text{SET}} = V_{\text{SET}}/R_{\text{SET}}$ . The master oscillator equation reduces to:

$$
f_{\text{MASTER}} = \frac{1}{t_{\text{MASTER}}} = \frac{1 \text{M} \cdot \text{H2} \cdot 50 \text{k}\Omega}{R_{\text{SET}}}
$$

From this equation, it is clear that  $V_{\text{SET}}$  drift will not affect the output frequency when using a single program resistor ( $R_{\text{SFT}}$ ). Error sources are limited to  $R_{\text{SFT}}$  tolerance and the inherent frequency accuracy  $\Delta f_{\text{OUT}}$  of the LTC6991.

 $R_{\text{SFT}}$  may range from 50k to 800k (equivalent to  $I_{\text{SFT}}$ between 1.25µA and 20µA).

Before reaching the OUT pin, the oscillator frequency passes through a fixed  $\div$ 1024 divider. The LTC6991 also includes a programmable frequency divider which can further divide the frequency by 1, 8, 64, 512, 4096,  $2^{15}$ ,  $2^{18}$  or  $2^{21}$ . The divider ratio N<sub>DIV</sub> is set by a resistor divider attached to the DIV pin.

$$
f_{OUT} = \frac{1MHz \cdot 50k\Omega}{1024 \cdot N_{DIV}} \cdot \frac{I_{SET}}{V_{SET}}, \text{ or}
$$

$$
t_{OUT} = \frac{1}{f_{OUT}} = \frac{N_{DIV}}{50k\Omega} \cdot \frac{V_{SET}}{I_{SET}} \cdot 1.024ms
$$

with  $R_{\text{SET}}$  in place of  $V_{\text{SET}}/I_{\text{SET}}$  the equation reduces to:

$$
t_{OUT} = \frac{N_{DIV} \cdot R_{SET}}{50k\Omega} \cdot 1.024ms
$$

#### **DIVCODE**

The DIV pin connects to an internal, V<sup>+</sup> referenced 4-bit A/D converter that determines the DIVCODE value. DIVCODE programs two settings on the LTC6991:

- 1. DIVCODE determines the output frequency divider setting,  $N_{\text{DIV}}$ .
- 2. DIVCODE determines the polarity of the RST and OUT pins, via the POL bit.

 $V_{\text{DIV}}$  may be generated by a resistor divider between V<sup>+</sup> and GND as shown in [Figure 1](#page-8-1).



<span id="page-8-1"></span>**Figure 1. Simple Technique for Setting DIVCODE**

[Table 1](#page-9-0) offers recommended 1% resistor values that accurately produce the correct voltage division as well as the corresponding  $N_{\text{DIV}}$  and POL values for the recommended resistor pairs. Other values may be used as long as:

- 1. The V<sub>DIV</sub>/V<sup>+</sup> ratio is accurate to  $\pm$ 1.5% (including resistor tolerances and temperature effects)
- 2. The driving impedance (R1||R2) does not exceed 500kΩ.

If the voltage is generated by other means (i.e., the output of a DAC) it must track the V+ supply voltage. The last column in [Table 1](#page-9-0) shows the ideal ratio of  $V_{\text{DIV}}$  to the supply voltage, which can also be calculated as:

$$
\frac{V_{\text{DIV}}}{V^+} = \frac{\text{DIVCODE} + 0.5}{16} \pm 1.5\%
$$

For example, if the supply is 3.3V and the desired DIVCODE is 4,  $V_{\text{DIV}} = 0.281 \cdot 3.3V = 928mV \pm 50mV$ .

[Figure 2](#page-9-1) illustrates the information in [Table 1](#page-9-0), showing that  $N_{\text{DIV}}$  is symmetric around the DIVCODE midpoint.

#### <span id="page-9-0"></span>**Table 1. DIVCODE Programming**





<span id="page-9-1"></span>**Figure 2. Frequency Range and POL Bit vs DIVCODE**

#### **RST Pin and Polarity (POL) Bit**

The RST pin controls the state of the LTC6991's output as seen on the OUT pin. The active/inactive voltage levels depend on the POL bit setting.

#### **Table 2. Output States**



Each period of the LTC6991's internal oscillator clocks the output state latch (see [Block Diagram](#page-7-0)). The reset pin (RST) can reset or hold off the output latch. The active state of the reset pin is determined by the polarity function (POL). Similarly, the output latch is followed by a buffer that can invert the output. The output polarity is also controlled by the POL bit.

tOUT

If  $POL = 0$ , the reset pin is active high and the output latch is not inverted. Therefore, pulling the RST pin high will reset the output latch and force the OUT pin low. Pulling RST low will allow the output to oscillate, with the next rising edge dependent on the internal oscillator.

If  $POL = 1$ , the reset pin is active low and the output latch is inverted. Therefore, pulling the RST pin low will reset the output latch and force the OUT pin high. Pulling RST high will allow the output to oscillate, with the next falling edge dependent on the internal oscillator.

Note that the master oscillator frequency and phase are not affected by the RST pin; The LTC6991 continues to oscillate, internally, even when RST is active. While the reset function can block an output pulse, its exact placement in time can only be changed by power cycling the LTC6991.





**OSCILLATOR** 

#### **Changing DIVCODE After Start-Up**

Following start-up, the A/D converter will continue monitoring  $V_{\text{DIV}}$  for changes. The LTC6991 will respond to DIVCODE changes in less than one cycle.

 $t_{\text{DIVCODE}} < 500 \cdot t_{\text{MAXTER}} < t_{\text{OUT}}$ 

The output may have an inaccurate pulse width during the frequency transition. But the transition will be glitch-free and no high or low pulse can be shorter than the master clock period. A digital filter is used to guarantee the DIVCODE has settled to a new value before making changes to the output.

### **Start-Up Time**

When power is first applied, the power-on reset (POR) circuit will initiate the start-up time,  $t_{\text{START}}$ . The OUT pin is held low during this time. The typical value for  $t_{\text{START}}$ ranges from 0.5ms to 8ms depending on the master oscillator frequency (independent of  $N_{\text{DIV}}$ ):

 $t_{\text{STAT(TYP)}} = 500 \cdot t_{\text{MASTER}}$ 

During start-up, the DIV pin A/D converter must determine the correct DIVCODE before the output is enabled.

DIV 200mV/DIV OUT 1V/DIV  $V^+ = 3.3V$  10ms/DIV 6991 F05  $R_{SET} = 200k$ 



The start-up time may increase if the supply or DIV pin voltages are not stable. For this reason, it is recommended to minimize the capacitance on the DIV pin so it will properly track V+. Less than 100pF will not affect performance.

#### **Start-Up Behavior**

When first powered up, the output is held low. If the polarity is set for non-inversion (POL  $= 0$ ) and the output is enabled ( $RST = 0$ ) at the end of the start-up time, OUT will begin oscillating. If the output is being reset  $(RST = 1)$  at the end of the start-up time, the first pulse will be skipped. Subsequent pulses will also be skipped until  $RST = 0$ .

In inverted operation (POL  $= 1$ ), the start-up sequence is similar. However, the LTC6991 does not know the correct DIVCODE setting when first powered up, so the output defaults low. At the end of  $t<sub>STAT</sub>$ , the value of DIVCODE is recognized and OUT goes high (inactive) because  $POL = 1$ . If RST = 1 (inactive) then OUT will quickly fall after a single  $t_{\text{MASTFR}}$  cycle. If RST = 0 at the end of the start-up time, the output is held in reset and remains high.

[Figure 7](#page-12-0) to [Figure 10](#page-12-1) detail the four possible start-up sequences.



<span id="page-12-0"></span>



<span id="page-12-1"></span>t<sub>MASTER</sub>

#### <span id="page-13-1"></span>**Basic Operation**

The simplest and most accurate method to program the LTC6991 is to use a single resistor,  $R_{\text{SFT}}$ , between the SET and GND pins. The design procedure is a 3-step process. First select the POL bit setting and  $N_{\text{DIV}}$  value, then calculate the value for the  $R_{\text{SFT}}$  resistor.

Alternatively, Analog Devices offers the easy to use TimerBlox Designer tool to quickly design any LTC6991 based circuit. Use the LTC6991: Low Frequency Oscillator Web-Based Design Tool.

#### **Step 1: Select the POL Bit Setting**

The LTC6991 can operate in normal (active-high) or inverted (active-low) modes, depending on the setting of the POL bit. The best choice depends on the the application.

#### **Step 2: Select the N<sub>DIV</sub> Frequency Divider Value**

As explained earlier, the voltage on the DIV pin sets the DIVCODE which determines both the POL bit and the  $N_{\text{DIV}}$ value. For a given output clock period,  $N_{\text{DIV}}$  should be selected to be within the following range.

$$
\frac{t_{OUT}}{16.384ms} \le N_{DIV} \le \frac{t_{OUT}}{1.024ms}
$$
 (1)

To minimize supply current, choose the lowest  $N_{\text{DIV}}$  value (generally recommended). Alternatively, use [Table 1](#page-9-0)  as a guide to select the best  $N_{\text{DIV}}$  value for the given application.

With POL already chosen, this completes the selection of DIVCODE. Use [Table 1](#page-9-0) to select the proper resistor divider or  $V_{\text{DIV}}/V^+$  ratio to apply to the DIV pin.

#### **Step 3: Calculate and Select RSET**

The final step is to calculate the correct value for  $R_{\text{SFT}}$ using the following equation.

$$
R_{\text{SET}} = \frac{50k}{1.024ms} \cdot \frac{t_{\text{OUT}}}{N_{\text{DIV}}}
$$
 (2)

Select the standard resistor value closest to the calculated value.

*Example:* Design a 1Hz oscillator with minimum power consumption and active-high reset input.

#### **Step 1: Select the POL Bit Setting**

For noninverted (active-high) functionality, choose  $POL = 0.$ 

#### **Step 2: Select the N<sub>DIV</sub> Frequency Divider Value**

Choose an  $N_{\text{DIV}}$  value that meets the requirements of Equation (1), using  $t_{\text{OUT}} = 1000 \text{ms}$ :

$$
61.04 \leq N_{DIV} \leq 976.6
$$

Potential settings for  $N_{\text{DIV}}$  include 64 and 512.  $N_{\text{DIV}} =$ 64 is the best choice, as it minimizes supply current by using a large  $R_{\text{SFT}}$  resistor. POL = 0 and  $N_{\text{DIV}} = 64$ requires DIVCODE = 2. Using [Table 1](#page-9-0), choose  $R1 = 976k$ and  $R2 = 182k$  values to program DIVCODE = 2.

#### Step 3: Select R<sub>SFT</sub>

Calculate the correct value for  $R_{\text{SET}}$  using Equation (2).

$$
R_{\text{SET}} = \frac{50k}{1.024 \text{ms}} \cdot \frac{1000 \text{ms}}{64} = 763k
$$

Since 763k is not available as a standard 1% resistor, substitute 768k if a –0.7% frequency shift is acceptable. Otherwise, select a parallel or series pair of resistors such as 576k + 187k to attain a more precise resistance.

The completed design is shown in [Figure 11.](#page-13-0)



<span id="page-13-0"></span>**Figure 11. 1Hz Oscillator**

#### **LTC6991 as "Wake-Up Timer"**

The output latch reset function provided by the RST pin allows the LTC6991 to enable a larger system at regular intervals. The on-time can be controlled by the system. This allows the system to shut itself down immediately after performing its tasks, reducing power consumption.

[Figure 12](#page-14-0) shows an example using "black boxes" for a switching regulator and the system being duty-cycled. In some cases, an RC filter may be necessary at the RST

input to filter start-up glitches from the system as it is powered on.

If the LTC6991 is enabling a switching regulator that can operate on supplies greater than 5.5V, it will be necessary to limit the supply voltage provided to the LTC6991. If the LTC6991 output is not heavily loaded, and if a large R<sub>SFT</sub> resistor is used, the supply current will not be much larger than 100µA, so a simple regulator circuit can be constructed using a Zener diode.





<span id="page-14-0"></span>**Figure 12. Powering Up a System Once an Hour**



**(a) Self-Resetting Circuit (DIVCODE = 4)**



**Figure 13b. Self-Resetting Circuit (DIVCODE = 11)**

#### **Self-Resetting Circuits**

The RST pin has hysteresis to accommodate slowchanging input voltages. Furthermore, the trip points are proportional to the supply voltage (see Note 6 and the RST Threshold Voltage vs Supply Voltage curve in [Typical Performance Characteristics](#page-4-0)). This allows an RC time constant at the RST input to generate a delay that is nearly independent of the supply voltage.

A simple application of this technique allows the LTC6991 output to reset itself, producing a well-controlled pulse once each cycle. [Figure 13a](#page-15-0) and [Figure 13b](#page-15-0) show circuits that produce approximately 1µs pulses once a minute. The only difference is in the POL bit setting, which controls whether the pulse is positive or negative.

#### <span id="page-15-0"></span>**Voltage Controlled Frequency**

With one additional resistor, the LTC6991 output frequency can be manipulated by an external voltage. As shown in [Figure 14,](#page-15-1) voltage  $V_{\text{CTRI}}$  sources/sinks a current through  $R_{VCO}$  to vary the  $I_{SFT}$  current, which in turn modulates the output frequency as described in Equation (3).

$$
t_{OUT} = \frac{1MHz \cdot 50k\Omega}{1024 \cdot N_{DIV} \cdot R_{VCO}} \cdot \left(1 + \frac{R_{VCO}}{R_{SET}} - \frac{V_{CTRL}}{V_{SET}}\right) \quad (3)
$$



<span id="page-15-1"></span>**Figure 14. Voltage-Controlled Oscillator**



**Figure 15. Digitally-Controlled Oscillator**

#### **Digital Frequency Control**

The control voltage can be generated by a DAC (digitalto-analog converter), resulting in a digitally-controlled frequency. Many DACs allow for the use of an external reference. If such a DAC is used to provide the  $V_{\text{CTRI}}$ voltage, the  $V_{\text{SFT}}$  dependency can be eliminated by buffering  $V_{\text{SET}}$  and using it as the DAC's reference voltage, as shown in [Figure 15](#page-16-0). The DAC's output voltage now tracks any  $V_{\text{SFT}}$  variation and eliminates it as an error source. The SET pin cannot be tied directly to the reference input of the DAC because the current drawn by the DAC's REF input would affect the frequency.

#### **ISET Extremes (Master Oscillator Frequency Extremes)**

When operating with  $I_{\text{SFT}}$  outside of the recommended 1.25µA to 20µA range, the master oscillator operates outside of the 62.5kHz to 1MHz range in which it is most accurate.

The oscillator can still function with reduced accuracy for  $I_{\rm SFT}$  < 1.25µA. At approximately 500nA, the oscillator output will be frozen in its current state. The output could halt in a high or low state. This avoids introducing short pulses when frequency modulating a very low frequency output.

<span id="page-16-0"></span>At the other extreme, it is not recommended to operate the master oscillator beyond 2MHz because the accuracy of the DIV pin ADC will suffer.

#### **Frequency Modulation and Settling Time**

The LTC6991 will respond to changes in  $I<sub>SFT</sub>$  up to a -3dB bandwidth of  $0.4 \cdot f_{\text{OUT}}$ .

Following a  $2 \times$  or 0.5 $\times$  step change in  $I_{\text{SFT}}$ , the output frequency takes less than one cycle to settle to within 1% of the final value.

#### **Power Supply Current**

The power supply current varies with frequency, supply voltage and output loading. It can be estimated under any condition using the following equation. This equation ignores C<sub>LOAD</sub> (valid for C<sub>LOAD</sub> < 1nF) and assumes the output has 50% duty cycle.

$$
I_{S(TYP)} \approx V^+ \cdot f_{MASTER} \cdot 7.8pF + \frac{V^+}{420k\Omega} + \frac{V^+}{2 \cdot R_{LOAD}}
$$
  
+ 1.8 \cdot I\_{SET} + 50µA



**Figure 16. Supply Bypassing and PCB Layout**

#### **Supply Bypassing and PCB Layout Guidelines**

The LTC6991 is a 2.2% accurate silicon oscillator when used in the appropriate manner. The part is simple to use and by following a few rules, the expected performance is easily achieved. Adequate supply bypassing and proper PCB layout are important to ensure this.

[Figure 16](#page-17-0) shows example PCB layouts for both the TSOT-23 and DFN packages using 0603 sized passive components. The layouts assume a two layer board with a ground plane layer beneath and around the LTC6991. These layouts are a guide and need not be followed exactly.

1. Connect the bypass capacitor, C1, directly to the V+ and GND pins using a low inductance path. The connection from  $C1$  to the  $V^+$  pin is easily done directly on the top layer. For the DFN package, C1's connection to GND is also simply done on the top layer. For the TSOT-23, OUT can be routed through the C1 pads to allow a good C1 GND connection. If the PCB design rules do not allow that, C1's GND connection can be accomplished through multiple vias to the ground plane. Multiple vias for both the GND pin connection to the ground

<span id="page-17-0"></span>plane and the C1 connection to the ground plane are recommended to minimize the inductance. Capacitor C1 should be a 0.1µF ceramic capacitor.

- 2. Place all passive components on the top side of the board. This minimizes trace inductance.
- 3. Place  $R_{\text{SFT}}$  as close as possible to the SET pin and make a direct, short connection. The SET pin is a current summing node and currents injected into this pin directly modulate the operating frequency. Having a short connection minimizes the exposure to signal pickup.
- 4. Connect  $R_{\text{SET}}$  directly to the GND pin. Using a long path or vias to the ground plane will not have a significant affect on accuracy, but a direct, short connection is recommended and easy to apply.
- 5. Use a ground trace to shield the SET pin. This provides another layer of protection from radiated signals.
- 6. Place R1 and R2 close to the DIV pin. A direct, short connection to the DIV pin minimizes the external signal coupling.

## <span id="page-18-0"></span>TYPICAL APPLICATIONS

#### **5 Second On/Off Timed Relay Driver**



#### **1.5ms Radio Control Servo Reference Pulse Generator**



#### **Cycling (10 Seconds On/Off) Symmetrical Power Supplies**



# TYPICAL APPLICATIONS



**Isolated AC Load Flasher**

**Interval (Wiper) Timer**



### PACKAGE DESCRIPTION



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS



**DCB Package 6-Lead Plastic DFN (2mm** × **3mm)**

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (TBD)

2. DRAWING NOT TO SCALE

3. ALL DIMENSIONS ARE IN MILLIMETERS

- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE

TOP AND BOTTOM OF PACKAGE

# PACKAGE DESCRIPTION



**S6 Package 6-Lead Plastic TSOT-23** (Reference LTC DWG # 05-08-1636)

# REVISION HISTORY



# TYPICAL APPLICATION

#### **Intervalometer for Time-Lapse Photography**



# RELATED PARTS





Rev. D