### 5V, 10A Synchronous Step-Down Silent Switcher 2 in 3mm  $\times$  3mm LQFN

- Silent Switcher<sup>®</sup>2 Architecture: Ultralow EMI **Emissions (LTC3310S and LTC3310S-1)**
- <sup>n</sup> **High Efficiency: 4.5mΩ NMOS and 16mΩ PMOS**
- <sup>n</sup> **Wide Bandwidth, Fast Transient Response**
- Safely Tolerates Inductor Saturation in Overload
- $\blacksquare$  V<sub>IN</sub> Range: 2.25V to 5.5V
- $\blacksquare$  V<sub>OUT</sub> Range: 0.5V to V<sub>IN</sub>
- $\blacksquare$  V<sub>OUT</sub> Accuracy:  $\pm 1\%$  with Remote Sense
- Peak Current Mode Control
- 35ns Minimum On-Time
- **Programmable Frequency to 5MHz**
- Shutdown Current: 1µA
- Precision 400mV Enable Threshold
- Output Soft-Start with Voltage Tracking
- Power Good Output
- Die Temperature Monitor
- Configurable for Paralleling Power Stages
- $\blacksquare$  Thermally-Enhanced 3mm  $\times$  3mm LQFN Package
- AEC-Q100 Qualified for Automotive Applications

### **APPLICATIONS**

- Automotive/Industrial/Communications
- Servers, Telecom Power Supplies
- Distributed DC Power Systems (POL)
- FPGA, ASIC, µP Core Supplies All registered trademarks and trademarks are the property of their respective owners.

# FEATURES DESCRIPTION

The LTC®3310S is a very small, low noise, monolithic step-down DC/DC converter capable of providing up to 10A of output current from a 2.25V to 5.5V input supply. The device employs Silent Switcher 2 architecture with internal hot loop bypass capacitors to achieve both low EMI and high efficiency at switching frequencies as high as 5MHz. For systems with higher power requirements, multi-phasing parallel converters is readily implemented.

The LTC3310S uses a constant-frequency, peak current mode control architecture for fast transient response. A 500mV reference allows for low voltage outputs. 100% duty cycle operation delivers low drop out.

Other features include a power good signal when the output is in regulation, precision enable threshold, output overvoltage protection, thermal shutdown, a temperature monitor, clock synchronization, mode selection and output short circuit protection.





Document Feedback www.datasheetall.com

## <span id="page-1-0"></span>ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

**(Note 1)**





## ORDER INFORMATION



# ORDER INFORMATION



Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

**\*\***Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

# **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified

operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Notes 2, 3) V<sub>IN</sub> = 3.3V, V<sub>EN</sub> = V<sub>IN</sub>, MODE/SYNC = 0V, **unless otherwise noted.**



Rev.

### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the specified

operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Notes 2, 3) V<sub>IN</sub> = 3.3V, V<sub>EN</sub> = V<sub>IN</sub>, MODE/SYNC = 0V, **unless otherwise noted.**



**Note 1:** Stresses beyond those listed under [Absolute Maximum Ratings](#page-1-0)  may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3310SE/LTC3310SE-1 is guaranteed to meet performance specifications from 0°C to 125°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization, and correlation with statistical process controls. The LTC3310SI/LTC3310SI-1 is guaranteed over the –40°C to 125°C operating junction temperature range. The LTC3310J/LTC3310J-1 and

LTC3310H/LTC310H-1 are guaranteed over the -40°C to 150°C operating junction temperature range.

**Note 3:** The LTC3310S includes overtemperature protection which protects the device during momentary overload conditions. Junction temperatures will exceed 150°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 4:** Supply current specification does not include switching currents. Actual supply currents will be higher.



www.datasheetall.com

5





Rev. F

7





**Switching Waveforms, Pulse-Skipping Mode** 200ns/DIV 3310S1 G29 VOUT 10mV/DIV SW 2V/DIV ا<br>500mA/DIV

**Switching Waveforms, Forced Continuous Mode**











**CISPR25 Conducted EMI Emissions with Class 5 Peak Limits (Voltage Method)**

#### **Radiated EMI Performance (CISPR25 Radiated Emissions Test with Class 5 Peak Limits)**



**Radiated EMI Performance (CISPR25 Radiated Emissions Test with Class 5 Peak Limits)**





# <span id="page-9-0"></span>PIN FUNCTIONS

**EN (Pin 1):** The EN pin has a precision enable threshold with hysteresis. An external resistor divider, from  $V_{IN}$  or from another supply, programs the threshold below which the LTC3310S will shut down. If the precision threshold is not used, directly connect the pin to  $V_{\text{IN}}$ . When the EN pin is low, the LTC3310S enters a low current shutdown mode where all internal circuitry is disabled.

**AGND (Pin 2):** The AGND pin is the output voltage remote ground sense. Connect the AGND pin directly to the negative terminal of the output capacitor at the load and to the feedback divider resistor.

**V<sub>IN</sub>** (Pins 3, 4, 11, 12): The V<sub>IN</sub> pins supply current to the internal circuitry and topside power switch. All of the  $V_{\text{IN}}$ pins must be connected together with short, wide traces and bypassed to PGND with low ESR capacitors located as close as possible to the pins.

The Silent Switcher 2 LTC3310S/LTC3310S-1 include internal bypass capacitors between  $V_{IN}$  and PGND and V<sub>IN</sub> and AGND. The Silent Switcher 1 LTC3310/LTC3310-1 do not include these capacitors. It is recommended to include them externally. See the [Applications Information](#page-13-0) section for more details.

**PGND (Pins 5, 10, 19):** The PGND pins are the return path of the internal bottom side power switch. Connect the PGND pins together and to the exposed pad. Connect the negative terminal of the input capacitors as close to the PGND pins as possible. The PGND node is the main thermal highway and should be connected to a large PCB ground plane with many large vias.

**SW (Pins 6–9):** The SW pins are the switching outputs of the internal power switches. Connect these pins together to the inductor with short, wide traces.

**MODE/SYNC (Pin 13):** The MODE/SYNC pin facilitates multiphase operation and synchronization to an external clock. Depending on the mode of operation, the MODE/ SYNC pin either accepts an input clock pulse or outputs a clock pulse at its operating frequency. (see Multiphase Operation in [Applications Information\)](#page-13-0). The MODE/SYNC pin also programs the mode of operation: pulse skip or forced continuous.

**PGOOD (Pin 14):** The PGOOD pin is a power good pin and is the open drain output of an internal comparator. The PGOOD output is pulled low when  $V_{IN}$  is above 2.25V and the part is in shutdown.

**RT (Pin 15):** The RT pin sets the oscillator frequency with an external resistor to AGND or sets the phasing for multiphase operation. (see Multiphase Operation in [Applications Information](#page-13-0)).

**SSTT (Pin 16):** Soft-Start, Track, Temperature Monitor. An internal 10µA current into an external capacitor on the soft-start pin programs the output voltage ramp rate during start-up. During the soft-start cycle, the FB pin voltage will track the SSTT pin voltage. When the soft-start cycle is complete, the tracking function is disabled, the internal reference resumes control of the error amplifier and the SSTT pin servos to a voltage representative of junction temperature. For a clean recovery from an output short circuit condition, the SSTT pin is pulled down to approximately 140mV above the  $V_{FR}$  voltage and a new soft-start cycle is initiated. During shutdown and fault conditions, the SSTT pin is pulled to ground.

**ITH (Pin 17):** The ITH pin is the compensation node for the output voltage regulation control loop. Compensation components connected to this pin are referenced to AGND.

**FB (Pin 18):** The LTC3310S output voltage feedback pin is externally connected to the output voltage via a resistive divider and is internally connected to the inverting input of the error amplifier. The LTC3310S regulates the FB pin to 500mV. A phase lead capacitor connected between  $V_{FB}$ and  $V_{\text{OUT}}$  is used to optimize the transient response.

**V<sub>OUT</sub>** (Pin 18): The output voltage pin is externally connected to the output voltage and is internally connected to a resistive divider. The LTC3310S-1 regulates the  $V_{OIII}$ pin to 1.0V.

### <span id="page-10-0"></span>BLOCK DIAGRAM



Note 1: On the LTC3310S-1 the  $R_A$  and  $R_B$  resistors are internal. Note 2: The LTC3310/LTC3310-1 do not include internal bypass capacitors.

# <span id="page-11-0"></span>**OPERATION**

#### <span id="page-11-1"></span>**Voltage Regulation**

The LTC3310S is a monolithic, constant frequency, current mode step-down DC/DC converter. An oscillator turns on the internal top power switch at the beginning of each clock cycle. Current in the inductor increases until the top switch current comparator trips and turns off the top power switch. The peak inductor current at which the top switch turns off is controlled by the voltage on the ITH node. The error amplifier servos the ITH node by comparing the voltage on the FB pin with an internal 500mV reference. When the load current increases, it causes a reduction in the feedback voltage relative to the reference leading the error amplifier to raise the ITH voltage until the average inductor current matches the new load current. When the top power switch turns off, the synchronous power switch turns on until the next clock cycle begins or, in pulse-skipping mode, inductor current falls to zero. If overload conditions result in excessive current flowing through the bottom switch, the next clock cycle will be delayed until switch current returns to a safe level.

The output voltage is resistively divided externally to create a feedback voltage for the regulator. In high current operation, a ground offset may be present between the LTC3310S local ground and ground at the load. To overcome this offset, AGND should have a Kelvin connection to the load ground, and the lowest potential node of the resistor divider should be connected to AGND. The internal error amplifier senses the difference between this feedback voltage and a 0.5V AGND referenced voltage. This scheme overcomes any ground offsets between local ground and remote output ground, resulting in a more accurate output voltage. The LTC3310S allows for remote output ground deviations as much as  $±100mV$ with respect to local ground.

If the EN pin is low, the LTC3310S is shut down and in a low quiescent current state. When the EN pin is above its threshold, the switching regulator will be enabled.

#### **Silent Switcher**

The "S" in LTC3310S/LTC3310S-1 refers to the second generation Silent Switcher 2 technology, allowing fast switching edges for high efficiency at high switching frequencies, while simultaneously achieving good EMI performance. Ceramic capacitors on  $V_{1N}$  keep all the fast AC current loops small, improving EMI performance.

The LTC3310S/LTC3310S-1 also include an internal bypass capacitor connected between  $V_{IN}$  and AGND. The Silent Switcher 1 LTC3310/LTC3310-1 do not include any ceramic capacitors.

### **Synchronizing the Oscillator to an External Clock**

The LTC3310S's internal oscillator is synchronized through an internal PLL circuit to an external frequency by applying a square wave clock signal to the MODE/ SYNC pin.

During synchronization, the top power switch turn-on is locked to the rising edge of the external frequency source. While synchronizing, the switcher operates in pulse skip mode. The slope compensation is automatically adapted to the external clock frequency.

After detecting an external clock on the first rising edge of the MODE/SYNC pin, the internal PLL gradually adjusts its operating frequency to match the frequency and phase of the signal on the MODE/SYNC pin. When the external clock is removed, the LTC3310S detects the absence of the external clock within approximately 20µs. During this time, the PLL will continue to provide clock cycles. Once the external clock removal has been detected, the oscillator gradually adjusts its operating frequency back to the default frequency.

### **Mode Selection**

The MODE/SYNC pin either synchronizes the switching frequency to an external clock, is a clock output, or sets the PWM mode. The PWM modes of operation are either pulse skip or forced continuous. See [Table 6](#page-16-0) or [Table 7](#page-16-1) in the [Applications Information](#page-13-0) section. In pulse skip mode, switching cycles are skipped at light loads to regulate the output voltage. During forced continuous mode, the top switch turns on every cycle and light load regulation is achieved by allowing negative inductor current.

# **OPERATION**

#### **Output Power Good**

Comparators monitoring the FB pin voltage pull the PGOOD pin low if the output voltage varies from the nominal set point or if a fault condition is present. The comparator includes voltage hysteresis. A time delay to report PGOOD is used to filter short duration output voltage transients.

#### **Soft-Start/Tracking/Temperature Monitor**

The soft-start tracking function facilitates supply sequencing, limits  $V_{IN}$  inrush current and reduces start-up output overshoot. When soft-starting is completed, the SSTT pin parks itself at a voltage representative of the LTC3310S die junction temperature. The SSTT capacitor is reset during shutdown,  $V_{IN}$  UVLO and thermal shutdown. See Application section.

#### **Dropout Operation**

As the input supply voltage approaches the output voltage, the duty cycle increases. Further reduction of the supply voltage forces the main switch to remain on for more than one cycle, eventually reaching 100% duty cycle. The output voltage will then be determined by the input voltage minus the DC voltage drop across the internal main P-channel MOSFET and the inductor.

In many designs when the input voltage approaches the output voltage, the amplitude of the output ripple voltage increases from its normally low value. To avoid any increase in output ripple voltage under these conditions, it is recommended to utilize a resistor divider on the EN input and limit the  $V_{IN}$  turn-on and turn-off thresholds to where the output ripple voltage is acceptable for the given application (typically 500mV above  $V_{OUT}$ ).

#### **Low Supply Operation**

The LTC3310S is designed to operate down to an input supply voltage of 2.25V. An important thermal design consideration is that the  $R_{DS(ON)}$  of the power switches increase at low  $V_{IN}$ . Calculate the worst case LTC3310S power dissipation and die junction temperature at the lowest input voltages.

#### **Output Short-Circuit Protection and Recovery**

The peak inductor current level, at which the current comparator shuts off the top power switch, is controlled by the voltage on the ITH pin. If the output current increases, the error amplifier raises the ITH pin voltage until the average inductor current matches the load current. The LTC3310S clamps the maximum ITH pin voltage, thereby limiting the peak inductor current.

When the output is shorted to ground, the inductor current decays very slowly during a single switching cycle because the voltage across the inductor is low. To keep the inductor current in control, a secondary limit is imposed on the valley of the inductor current. If the inductor current measured through the bottom power switch is greater than the  $I_{\text{VAL}}$   $I_{\text{EY}(\text{MAX})}$  the top power switch will be held off. Subsequent switching cycles will be skipped until the inductor current is reduced below  $I_{\text{VAL}}$   $I_{\text{FY}}$   $\sim$ 

Recovery from an output short circuit goes through a soft-start cycle. When  $V_{\text{OUT}}$  goes below regulation, as defined by the PGOOD threshold, the SSTT voltage is pulled to a voltage just above the FB voltage. Because the SSTT pin is pulled low, a soft-start cycle is initiated once the output short is removed.

#### **Active Voltage Positioning**

The LTC3310S-1/LTC3310-1 includes Active Voltage Positioning (AVP) where the output voltage is dependent on load current. At light loads the output voltage is regulated above the nominal value. At full load the output voltage is regulated below the nominal value. The DC load regulation is adjusted to improve transient performance and reduce output capacitor requirements.

<span id="page-13-0"></span>Refer to the [Block Diagram](#page-10-0) for reference.

#### **FB Resistor Network**

The output voltage is programmed with a resistor divider between the output and the FB pin. Choose the resistor values according to:

$$
R_A = R_B \left(\frac{V_{OUT}}{500 \text{mV}} - 1\right) \tag{1}
$$

as shown in [Figure 1](#page-13-1):



**Figure 1. Feedback Resistor Network**

Reference designators refer to the [Block Diagram.](#page-10-0) 1% resistors are recommended to maintain output voltage accuracy. When optimizing the control loop for high bandwidth and optimal transient response add a phase-lead capacitor connected from  $V_{\text{OUT}}$  to FB.

#### **Operating Frequency Selection and Trade-Offs**

Selection of the operating frequency is a trade-off between efficiency, component size, transient response and input voltage range.

The advantage of high frequency operation is that smaller inductor and capacitor values may be used. Higher switching frequencies allow for higher control loop bandwidth and, therefore, faster transient response. The disadvantages of higher switching frequencies are lower efficiency, because of increased switching losses, and a smaller input voltage range, because of minimum switch on-time limitations.

Although the maximum programmable switching frequency is 5MHz, the minimum on-time of the LTC3310S imposes a minimum operating duty cycle. The highest switching frequency ( $f_{SW(MAX)}$ ) for a given application can be calculated as follows:

$$
f_{SW(MAX)} = \frac{V_{OUT} + V_{SW(BOT)}}{t_{ON(MIN)}(V_{IN(MAX)} - V_{SW(TOP)} + V_{SW(BOT)})}(3)
$$

where  $V_{IN(MAX)}$  is the maximum input voltage,  $V_{OUT}$  is the output voltage,  $V_{SW(TOP)}$  and  $V_{SW(BOT)}$  are the internal switch drops and  $t_{ON(MIN)}$  is the minimum top switch on-time. This equation shows that a slower switching frequency is necessary to accommodate a high  $V_{IN}/V_{OUT}$ ratio.

The LTC3310S is capable of a maximum duty cycle of 100%, therefore, the  $V_{IN}$ -to- $V_{OUT}$  dropout is limited by the  $R_{DS(ON)}$  of the top switch, the inductor DCR and the load current.

### <span id="page-13-1"></span>**Setting the Switching Frequency**

The LTC3310S uses a constant frequency PWM architecture. There are three methods to set the switching frequency. The first method is with a resistor  $(R_T)$  tied from the RT pin to ground. The frequency can be programmed to switch from 500kHz to 5MHz. [Table 1](#page-13-2) shows the necessary  $R<sub>T</sub>$  value for a desired switching frequency.

The  $R<sub>T</sub>$  resistor required for a desired switching frequency is calculated using the following formula:

$$
R_T = 568 \cdot f_{SW}^{(-1.08)}
$$
 (2)

where  $R_T$  is in kΩ and f<sub>SW</sub> is the desired switching frequency in MHz.

<span id="page-13-2"></span>**Table 1. SW Frequency vs RT Value** 

| $f_{SW}$ (MHz) | $R_T$ (kΩ) |  |  |
|----------------|------------|--|--|
| 0.5            | 1210       |  |  |
|                | 549        |  |  |
| 2              | 274        |  |  |
| 2.2            | 243        |  |  |
| 3              | 178        |  |  |
| 4              | 130        |  |  |
| 5              | 100        |  |  |
|                |            |  |  |

The second method to set the LTC3310S switching frequency is by synchronizing the internal PLL circuit to an external frequency applied to the MODE/SYNC pin. The synchronization frequency range is 0.5MHz to 2.25MHz.

The internal PLL starts up at the 2MHz default frequency. After detecting an external clock on the first rising edge of the MODE/SYNC pin, the internal PLL gradually adjusts its operating frequency to match the frequency and phase of the MODE/SYNC signal.

The LTC3310S detects when the external clock is removed and will gradually adjust its operating frequency to the 2MHz default frequency.

The third method of setting the LTC3310S switching frequency is to use the internal nominal 2MHz default clock. See [Table 4](#page-15-0) for pin configuration.

#### **Inductor Selection and Maximum Output Current**

Considerations in choosing an inductor are inductance, RMS current rating, saturation current rating, DCR and core loss.

A good first choice for the inductor value is:

$$
L \ge \frac{V_{\text{OUT}}}{3A \cdot f_{\text{SW}}} \cdot \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN(MAX)}}}\right) \text{ for } \frac{V_{\text{OUT}}}{V_{\text{IN(MAX)}}} \le 0.5 \quad (4)
$$

$$
L \ge \frac{0.25 \cdot V_{IN(MAX)}}{3A \cdot f_{SW}} \text{ for } \frac{V_{OUT}}{V_{IN(MAX)}} > 0.5
$$
 (5)

where  $f_{SW}$  is the switching frequency in MHz,  $V_{IN}$  is the input voltage and L is the inductor value in μH.

To avoid overheating of the inductor, choose an inductor with an RMS current rating that is greater than the maximum expected output load of the application. Overload and short circuit conditions may need to be taken into consideration.

In addition, the saturation current  $(I<sub>SAT</sub>)$  rating of the inductor must be higher than the load current plus 1/2 of the inductor ripple current:

$$
I_{\text{SAT}} \ge I_{\text{LOAD}(MAX)} + \frac{1}{2} \Delta I_{\text{L}} \tag{6}
$$

where  $I_{\text{LOAD} (MAX)}$  is the maximum output load current for a given application and  $\Delta I_L$  is the inductor ripple current calculated as:

$$
\Delta I_{L} = \frac{V_{OUT}}{L \cdot f_{SW}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right) \tag{7}
$$

where  $V_{IN(MAX)}$  is the maximum application input voltage.

To keep the efficiency high, choose an inductor with the lowest series resistance (DCR). The core material should be intended for high frequency applications.

The LTC3310S limits the peak switch current in order to protect the switches and the system from overload faults. The inductor value must then be sufficiently large to supply the desired maximum output current,  $I<sub>OlIT(MAX)</sub>$ </sub>, which is a function of the switch current limit,  $I_{LIM}$ , and the ripple current.

$$
I_{\text{OUT}(MAX)} = I_{\text{LIM}} - \Delta I_{\text{L}} \tag{8}
$$

Therefore, the maximum output current that the LTC3310S will deliver depends on the switch current limit, the inductor value, and the input and output voltages. The inductor value may have to be increased if the inductor ripple current does not allow sufficient maximum output current  $(I<sub>OUT(MAX)</sub>)$  given the switching frequency, and maximum input voltage used in the desired application.

**Table 2. Inductor Manufacturers**

| <b>VENDOR</b>           | URL               |
|-------------------------|-------------------|
| Coilcraft               | www.coilcraft.com |
| Sumida                  | www.sumida.com    |
| Toko                    | www.toko.com      |
| <b>Wurth Elektronik</b> | www.we-online.com |
| Vishay                  | www.vishay.com    |
| <b>XFMRS</b>            | www.xfmrs.com     |

#### **Input Capacitors**

Bypass the input of the LTC3310S with at least two ceramic capacitors close to the part, one on each side from  $V_{IN}$  to PGND. These capacitors should be 0603 or 0805 in size. See layout section for more detail. X7R or

X5R capacitors are recommended for best performance across temperature and input voltage variations. Note that larger input capacitance is required when a lower switching frequency is used. If the input power source has high impedance, or there is significant inductance due to long wires or cables, additional bulk capacitance may be necessary. This can be provided with a low performance electrolytic capacitor.

A ceramic input capacitor combined with trace or cable inductance forms a high quality (under damped) tank circuit. If the LTC3310S circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the LTC3310S's voltage rating. This situation is easily avoided (see Analog Devices Application Note 88).



#### **Table 3. Ceramic Capacitor Manufacturers**

#### **Output Capacitor and Output Ripple**

The output capacitor has two essential functions. Along with the inductor, it filters the square wave, generated by the LTC3310S, to produce the DC output. In this role it determines the output ripple, thus, low impedance at the switching frequency is important. The second function is to store energy in order to satisfy transient loads and stabilize the LTC3310S's control loop. Ceramic capacitors

<span id="page-15-0"></span>

have very low equivalent series resistance (ESR) and provide the best ripple performance. For good starting values, see the [Typical Application](#page-31-0) section.

X5R or X7R type capacitors will provide low output ripple and good transient response. Transient performance is improved with a higher value output capacitor and the addition of a feedforward capacitor placed between  $V<sub>OUT</sub>$  and FB. Increasing the output capacitance will also decrease the output voltage ripple. A lower value of output capacitor saves space and cost but transient performance will suffer and may cause loop instability. See the [Typical](#page-31-0) [Application](#page-31-0) in this data sheet for suggested capacitor values.

#### **Multiphase Operation**

The LTC3310S is easily configurable for multiphase operation. See [Table 4](#page-15-0).

Connecting the RT pin, of the master phase, to a resistor to AGND programs the frequency and configures the MODE/SYNC pin to become clock output used to drive the MODE/SYNC pin of the slave phase(s).

Connecting the RT pin of the master phase to  $V_{IN}$  configures the MODE/SYNC pin to become an input capable of accepting an external clock. The switching frequency defaults to the nominal 2MHz internal frequency when the external clock is unavailable, such as during start-up.

Connecting the FB pin to  $V_{IN}$  configures a phase as a slave. The MODE/SYNC becomes an input and the voltage control loop is disabled. The slave phase current control loop is still active and the peak current is controlled via the shared ITH node.



The phasing of a slave phase relative to the master phase is programmed with a resistor divider on the RT pin. Use of 1% resistors is recommended. See [Table 5](#page-16-2) for more information.

| <b>SYNC</b><br><b>Phase</b><br>Angle | R3<br><b>Ratio</b> | R4<br><b>Ratio</b> | R3<br><b>Example</b> | R4<br><b>Example</b> |
|--------------------------------------|--------------------|--------------------|----------------------|----------------------|
| $0^{\circ}$                          | $0\Omega$          | ΝA                 | $0\Omega$            | ΝA                   |
| $90^{\circ}$                         | $3 \cdot R$        | R                  | 301k                 | 100k                 |
| $120^\circ$                          | 7 • R              | $5 \cdot R$        | 243k                 | 174k                 |
| $180^\circ$                          | ΝA                 | $0\Omega$          | NА                   | $0\Omega$            |
| $240^\circ$                          | $5 \cdot R$        | 7 • R              | 174k                 | 243k                 |
| $270^\circ$                          | R                  | $3 \cdot R$        | 100k                 | 300 <sub>k</sub>     |

<span id="page-16-2"></span>**Table 5. LTC3310S Programming Slave Phase Angle**

When configured for master/slave operation, the slave regulator(s) operates in pulse skip mode where negative inductor currents are disallowed and regulation at low currents is achieved by skipping switching cycles.



**Figure 2. Phase Programming**

#### **LTC3310S Mode of Operation**

For most configurations, the LTC3310S operates in pulse skip mode where negative inductor current is disallowed and regulation at low currents is achieved by skipping switching cycles.

The LTC3310S operates in forced continuous mode when both the RT and MODE/SYNC pins are connected to  $V_{IN}$ . In this mode, the switching frequency is set with the nominal 2MHz internal clock. While in forced continuous mode, regulation at low currents is achieved by allowing negative inductor current. Switching cycles are not skipped.



#### <span id="page-16-0"></span>**Table 6. LTC3310S Single Phase Configuration**

### **LTC3310S-1 Mode of Operation**

For most configurations, the LTC3310S-1 operates in forced continuous mode. While in forced continuous mode, regulation at low currents is achieved by allowing negative inductor current. Switching cycles are not skipped.

The LTC3310S-1 operates in pulse skip mode when both  $R_T$  and MODE/SYNC pins are connected to  $V_{IN}$ . In this mode, the switching frequency is set with the nominal 2MHz internal clock. While in pulse skip mode negative current is disallowed and regulation at low currents is achieved by skipping switching cycles.

#### **Table 7. LTC3310S-1 Single Phase Configuration**

<span id="page-16-1"></span>

#### **Synchronization**

To synchronize the LTC3310S oscillator to an external frequency, configure the MODE/SYNC pin as an input by connecting the RT pin to  $V_{IN}$ . Drive the MODE/SYNC pin with a square wave in the frequency range of 500 kHz to 2.25MHz range, an amplitude greater than 1.2V and less than 0.4V with a pulse width greater than 40ns.

The LTC3310S phase locked loop (PLL) will synchronize the internal oscillator to the clock applied to the MODE/ SYNC pin. At start up, before the LTC3310S recognizes the external clock applied to MODE/SYNC, the LTC3310S will switch at its default frequency of 2MHz. Once the externally applied clock is recognized, the switching frequency will gradually transition from the default frequency to the applied frequency. If the external clock is removed, the LTC3310S will slowly transition back to the default frequency.

The LTC3310S operates in pulse skip mode during synchronization. An internal 200kΩ resistor on MODE/SYNC pin to AGND allows the MODE/SYNC pin to be left floating.

#### **Transient Response and Loop Compensation**

When determining the compensation components,  $C_{FF}$ ,  $R<sub>C</sub>$ , and  $C<sub>C</sub>$ , control loop stability and transient response are the two main considerations.

The LTC3310S has been designed to operate at a high bandwidth for fast transient response capability. Operating at a high loop bandwidth reduces the output capacitance required to meet transient response requirements.

Applying a load transient and monitoring the response of the system or using a network analyzer to measure the actual loop response are two ways to verify and optimize the control loop stability. LTpowerCAD® is a useful tool to help optimize the compensation components.

When using the load transient response method to stabilize the control loop, apply an output current pulse of 20% to 100% of full load current having a rise time of 1µs. This will produce a transient on the output voltage and ITH pin waveforms.

Switching regulators take multiple cycles to respond to a step in load current. When a load step occurs,  $V_{\text{OUT}}$  is immediately perturbed, generating a feedback error signal used by the regulator to return  $V_{\text{OUT}}$  to its steady-state value.

During this recovery time, monitor  $V_{\text{OUT}}$  for overshoot or ringing that would indicate a stability problem. The initial output voltage step may not be within the bandwidth of the feedback loop, so the standard second order overshoot/DC ratio cannot be used to determine phase margin. The gain of the loop increases with the  $R<sub>C</sub>$  and the bandwidth of the loop increases with decreasing  $C_{\text{C}}$ . If  $R_{\text{C}}$ is increased by the same factor that  $C<sub>C</sub>$  is decreased, the zero frequency will be kept the same, thereby keeping the phase the same in the most critical frequency range of the feedback loop. In addition, adding a feed forward capacitor, C<sub>FF</sub>, improves the high frequency response. Capacitor  $C_{FF}$  provides phase lead by creating a high frequency zero with  $R_A$  to improve the phase margin. The compensation components of the typical application circuits are a good starting point for component values.

On the LTC3310S-1 an internal voltage regulation adjustment circuit modifies the regulated output voltage based on load current. This circuit effectively increases the output impedance of the supply, reducing the output voltage during a heavy load, and raising the voltage during light loads. The output is centered at 1V at an average load current of 4.5A; the regulated output voltage varies typically, 2.4mV per Amp of average load current. This variation in output voltage helps compensate for the short-duration voltage spikes created during a fast load step, reducing the overall voltage perturbation in response to these load steps.

The output voltage settling behavior is related to the stability of the closed-loop system. For a detailed explanation of optimizing the compensation components, including a review of control loop theory, refer to Analog Devices Application Note 76.

#### **Output Overvoltage Protection**

During an output overvoltage event, when the FB pin voltage is greater than 110% of nominal, the LTC3310S top power switch will be turned off. If the output remains out of regulation for more than 100µs, the PGOOD pin will be pulled low.

An output overvoltage event should not happen under normal operating conditions.

#### **Output Voltage Sensing**

The LTC3310S AGND pin is the ground reference for the internal analog circuitry, including the bandgap voltage reference. To achieve good load regulation, connect the AGND pin to the negative terminal of the output capacitor  $(C_{\Omega\sqcup\tau})$  at the load. A drop in the high current power ground return path will be compensated. All of the signal components, such as the FB resistor dividers and softstart capacitor, should be referenced to the AGND node. The AGND node carries very little current and, therefore, can be a minimal size trace. See the example PCB Layout for more information.

#### **Enable Threshold Programming**

The LTC3310S has a precision threshold enable pin to enable or disable switching. When forced low, the LTC3310S enters a low current shutdown mode.

The rising threshold of the EN comparator is 400mV, with 60mV of hysteresis. Connect the EN pin to  $V_{IN}$  if the shutdown feature is not used. Adding a resistor divider from  $V_{IN}$  to EN programs the LTC3310S to regulate the output only when  $V_{IN}$  is above a desired voltage (see the [Block](#page-10-0) [Diagram\)](#page-10-0). Typically, this threshold,  $V_{\text{IN}}(F_N)$ , is used in situations where the input supply is current limited or has a relatively high source resistance. A switching regulator draws constant power from the source, so source current increases as source voltage drops. This looks like a negative resistance load to the source and can cause the source to current limit or latch low under low source voltage conditions. The  $V_{\text{IN}}(EN)$  threshold prevents the regulator from operating at source voltages where problems may occur.

This threshold can be adjusted by setting the values R1 and R2 such that they satisfy the following equation:

$$
V_{IN(EN)} = \left(\frac{R1}{R2} + 1\right) \cdot 400 \text{mV}
$$
 (9)

where the LTC3310S will remain off until  $V_{IN}$  is above  $V_{IN(FN)}$ . Due to the comparator's hysteresis, switching will not stop until the input falls slightly below  $V_{IN(EN)}$ .

Alternatively, a resistor divider from an output of another regulator to the enable pin of the LTC3310S provides event-based power-up sequencing, enabling the LTC3310S when the output of the other regulator reaches a predetermined level.

#### **Output Voltage Tracking and Soft-Start**

The LTC3310S allows the user to program its output voltage ramp rate by means of the SSTT pin.

An internal 10μA pulls up the SSTT pin. Putting an external capacitor on SSTT enables soft-starting the output to prevent current surge on the input supply and output voltage overshoot. During the soft-start ramp, the output voltage will proportionally track the SSTT pin voltage. When the soft-start is complete, the pin will servo to a voltage proportional to the LTC3310S junction temperature. See [Figure 3](#page-19-0) showing the SSTT pin operating range.

The soft-start time is calculated as follows:

$$
t_{SS} = C_{SS} \cdot \frac{500 \text{mV}}{10 \mu \text{A}} \tag{10}
$$

For output tracking applications, SSTT can be externally driven by another voltage source. From 0V to 0.5V, the SSTT voltage will override the internal 0.5V reference input to the error amplifier, thus regulating the FB pin voltage to that of SSTT pin. When SSTT is above 0.5V, tracking is disabled and the feedback voltage will regulate to the internal reference voltage

An active pull-down circuit is connected to the SSTT pin to discharge the external soft-start capacitor in the case of fault conditions. The ramp will restart when the fault is cleared. Fault conditions that clear the soft-start capacitor are the EN/UV pin transitioning low,  $V_{IN}$  voltage falling too low or thermal shutdown.

#### **Temperature Monitor**

Once the soft-start cycle has completed and the output power good flag thrown, the SSTT pin reports the die junction temperature. The LTC3310S regulates the SSTT pin to a voltage proportional to the junction temperature. While reporting the temperature, the SSTT voltage is not valid below 1V. The junction temperature is calculated with the following formula:

$$
T_J\,\, (^{\circ}C) = \frac{V_{SSTT}}{4mV} - 273
$$

The following procedure is used for a more accurate measurement of the junction temperature:

- 1. Measure the ambient temperature  $T_A$ .
- 2. Measure the SSTT voltage while in pulse skip mode with the  $V_{\text{OUT}}$  pulled up slightly higher than the regulated  $V_{\text{OUT}}$ .
- 3. Calculate the slope of the temperature sensing circuit as follows:

Slope (mV / °C) = 
$$
\frac{V_{SSTT}}{T_A + 273}
$$

4. Calculate the junction temperature with the new calibrated slope.

When the output voltage goes out of regulation and the power good pin is pulled low, the soft-start pin no longer reports the temperature.



<span id="page-19-0"></span>**Figure 3. Soft-Start and Temperature Monitor Operation**

#### **Output Power Good**

When the LTC3310S's output voltage is within the –2/+10% window of the nominal regulation voltage the output is considered good and the open-drain PGOOD pin goes high impedance and is typically pulled high with an external resistor. Otherwise, the internal pull-down device will pull the PGOOD pin low. To prevent glitching both the upper and lower thresholds, include 1% of hysteresis as well as a built in time delay, typically 100µs. The PGOOD pin is also actively pulled low during fault conditions: EN pin is low,  $V_{IN}$  is too low or in thermal shutdown.

#### **Output Short Circuit Protection and Recovery**

The peak inductor current at which the current comparator shuts off the top power switch is controlled by the voltage on the ITH pin. If the output current increases, the error amplifier raises the ITH pin voltage until the average inductor current matches the new load current. In normal operation, the LTC3310S clamps the maximum ITH pin voltage.

When the output is shorted to ground, the inductor current decays very slowly during the switch off time because of the low voltage across the inductor. To keep the current in control, a secondary limit is also imposed on the valley inductor current. If the inductor current measured through the bottom power switch increases beyond  $I_{VAL}$   $I_{FY(MAX)}$ , the top power switch will be held off and switching cycles will be skipped until the inductor current is reduced.

Recovery from a short circuit can be abrupt and because the output is shorted and below regulation the regulator is requesting the maximum current to charge the output. When the short circuit condition is removed, the inductor current could cause an extreme voltage overshoot in the output. The LTC3310S addresses this potential issue by regulating the SSTT voltage just above the FB voltage anytime the output is out of regulation. Therefore, a recovery from an output short circuit goes through a soft-start cycle. The output ramp is controlled and the overshoot is minimized.

#### <span id="page-20-2"></span>**Low EMI PCB Layout**

The LTC3310S is specifically designed to minimize EMI/ EMC emissions and also to maximize efficiency when switching at high frequencies. For optimal performance, the LTC3310S/LTC3310 requires the use of multiple  $V_{\text{IN}}$ bypass capacitors.

Many designs will benefit from additional 0402 ceramic capacitors ( $C<sub>IM3</sub>$  and  $C<sub>IM4</sub>$ ) placed between the larger bulk input ceramic capacitors as shown in [Figure 4.](#page-20-0) These capacitors range from 0.1μF to 0.47μF and are often needed for high frequency designs. If the additional 0402 capacitors are not added to the layout then the bulk input ceramic capacitors should be moved as close as possible to the  $V_{IN}$  pins.

The LTC3310/LTC3310-1 does not have any internal bypass capacitors and hence requires three additional 0201 external capacitors ( $C<sub>IN5</sub>$ ,  $C<sub>IN6</sub>$ , and  $C<sub>IN7</sub>$ ), as shown in Figure 5. Place these capacitors as close as possible to the ICs.

To avoid noise coupling into FB, the resistor divider should be placed near the FB and AGND pins and physically close to the LTC3310S. The remote output and ground traces should be routed together as a differential pair to the remote output. These traces should be terminated as close as physically possible to the remote output point that is to be accurately regulated through remote differential sensing.

See [Figure 4](#page-20-0) and [Figure 5](#page-20-1) for a recommended PCB layouts.

Large, switched currents flow in the LTC3310S  $V_{IN}$ , SW and PGND pins and the input capacitors. The loops formed by the input capacitors should be as small as possible by placing the capacitors adjacent to the  $V_{IN}$  and PGND pins. Place the input capacitors, inductor and output capacitors on the same layer of the circuit board. Place a local, unbroken ground plane under the application circuit on the layer closest to the surface layer.

The SW node should be as short as possible. Finally, keep the FB and RT nodes small and away from the noisy SW node.



<span id="page-20-0"></span>**Figure 4. Recommended PCB Layout for the LTC3310S**



<span id="page-20-1"></span>

#### **High Temperature Considerations**

For higher ambient temperatures, care should be taken in the layout of the PCB to ensure good heat sinking of the LTC3310S. The PGND pins and the exposed pad on the bottom of the package should be soldered to a ground plane. This ground should be tied to large copper layers below with many thermal vias; these layers will spread heat dissipated by the LTC3310S. Placing additional vias can reduce thermal resistance further. The maximum load current should be derated as the ambient temperature approaches the maximum junction rating. Power dissipation within the LTC3310S can be estimated by calculating the total power loss from an efficiency measurement and subtracting the inductor loss. The die temperature is monitored with the SSTT pin.

### TYPICAL APPLICATIONS



**Dual Phase 5V to 3.3V, 20A**

L = COILCRAFT, XEL4030-201ME

**Three Phase, 0.6V, 30A**





**Four Phase, 2MHz, 1.2V, 40A**

L = COILCRAFT, XEL4030-101ME



**Four Phase, 2MHz, 1.2V, 40A Driven with External Clock**

۷<sub>IN</sub><br>3.0V TO 3.6V 22µF 22μF < <sub>0.40μ</sub> = 10.22μF = 1 = 1 = 10.22μF I 649k  $V_{IN}$ EN PGOOD 50nH 100k V<sub>OUT</sub><br>1V SW  $\Pi\Pi$  + MODE/SYNC 10A 10pF  $\sum$ 100k 22µF FB SSTT LTC3310S ×3  $0.1 \mu F$ 100k AGND  $10pF$   $\geq 15k$ ITH RT  $\frac{PGND}{\frac{1}{P}}$  $\sum_{\tau}$ <sub>100k</sub> 3310S1 TA07 220pF L = XF303020LT-50NM, XFMR INC. ₩

**LTC3310S, 5MHz, 1V, 10A**









**LTC3310S, High Efficiency, 2MHz, 0.5V, 10A, Pulse Skip, Low Part Count**



**LTC3310S-1, 2MHz, 1.0V, Forced Continuous 1.5A DC to 7.5A Step Load 6A/µs Transient, <3% Total Variation**





**LTC3310-1, 2MHz, 1.0V, Forced Continuous 1.5A DC to 7.5A Step Load 6A/µs Transient, <3% Total Variation**



**LTC3310S-1, 3MHz, 1.0V, 10A**

**LTC3310S-1, 5MHz, 1.0V, 10A**



Rev. F

# PACKAGE DESCRIPTION



www.datasheetall.com

# REVISION HISTORY



<span id="page-31-0"></span>

**LTC3310S, 3MHz, 1.0V, 10A**

# RELATED PARTS





Rev. F