

### **FEATURES**

- Ultralow Supply Current: 850nA
- **n** Low Drift
	- **A Grade: 10 ppm/°C Max**
	- **B Grade: 20 ppm/°C Max**
- High Accuracy **A Grade: 0.05% Max B Grade: 0.1% Max**
- <sup>n</sup> **Long-Term Drift: 15ppm/√kHr (LS8 Package)**
- No Humidity Sensitivity (LS8 Package)
- High Output Drive Current: 5mA Min
- Low Dropout Voltage: 10mV Max
- Fully Specified from  $-40^{\circ}$ C to 85 $^{\circ}$ C
- Operational from –55°C to 125°C
- Wide Supply Range to 18V
- Reverse Input/Output Protection
- Available Output Voltage Options: 1.25V, 2.048V, 2.5V, 2.8V, 3V, 3.3V, 4.096V and 5V
- Available in Low Profile (1mm) ThinSOT<sup>™</sup>,  $(2 \text{mm} \times 2 \text{mm})$  DFN and High Stability Hermetic (5mm × 5mm) LS8 Packages

### **APPLICATIONS**

- Precision A/D and D/A Converters
- Portable Gas Monitors
- Battery- or Solar-Powered Systems
- **Precision Regulators**
- Low Voltage Signal Processing
- Micropower Remote Sensing

## TYPICAL APPLICATION **Output Voltage Temperature Drift**



# **DESCRIPTION**

The  $LT<sup>®</sup>6656$  is a tiny precision voltage reference that draws less than 1µA of supply current and can operate with a supply voltage within 10mV of the output voltage. The LT6656 offers an initial accuracy of 0.05% and temperature drift of 10ppm/°C. The combined low power and precision characteristics are ideal for portable and battery powered instrumentation.

1µA Precision Series

Voltage Reference

The LT6656 can supply up to 5mA of output drive with 65ppm/mA of load regulation, allowing it to be used as the supply voltage and the reference input to a low power ADC. The LT6656 can accept a supply voltage up to 18V and withstand the reversal of the input connections.

The LT6656 output is stable with 1µF or larger output capacitance and operates with a wide range of output capacitor ESR.

This reference is fully specified for operation from –40°C to 85°C, and is functional over the extreme temperature range of –55°C to 125°C. Low hysteresis and a consistent temperature drift are obtained through advanced design, processing and packaging techniques.

The LT6656 is offered in the 6-lead SOT-23, (2mm  $\times$ 2mm) DFN, and 8-lead LS8 Packages. The LS8 is a 5mm  $\times$  5mm surface mount hermetic package that provides outstanding stability.

All registered trademarks and trademarks are the property of their respective owners.

#### 2.502 2.503 38 TYPICAL UNITS LT6656-2.5



VOUT (V)

### <span id="page-1-0"></span>ABSOLUTE MAXIMUM RATINGS **(Note 1)**





### PIN CONFIGURATION



# ORDER INFORMATION

#### **LEAD FREE FINISH**



## ORDER INFORMATION

**LEAD FREE FINISH**



TRM = 500 pieces. \*Temperature grades are identified by a label on the shipping container.

Contact the factory for parts specified with wider operating temperature ranges.

Contact the factory for information on lead based finish parts.

Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.<br>TThis product is only offered in trays.

### AVAILABLE OPTIONS



\*See Order Information section for complete part number listing.

### <span id="page-4-0"></span>**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified

**temperature range, otherwise specifications are at TA = 25°C. VIN = VOUT + 0.5V (for LT6656-1.25, VIN = 2.2V), CL = 1μF, IL = 0,unless otherwise noted.**



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified

**temperature range, otherwise specifications are at**  $T_A = 25^\circ \text{C}$ **.**  $V_{IN} = V_{OUT} + 0.5V$  **(for LT6656-1.25,**  $V_{IN} = 2.2V$ **),**  $C_L = 1 \mu F$ **,**  $I_L = 0$ **, unless otherwise noted.**



**Note 1:** Stresses beyond those listed under [Absolute Maximum Ratings](#page-1-0) may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LT6656C is guaranteed to meet specified performance from 0°C to 70°C. The LT6656C is designed, characterized and expected to meet specified performance from –40°C to 85°C but is not tested or QA sampled at these temperatures. The LT6656I is guaranteed to meet specified performance from –40°C to 85°C. By design, the LT6656 is guaranteed functional over the operating temperature range of –55°C to 125°C.

**Note 3**: If the LT6656 is stored outside of the specified temperature range, the output may shift due to hysteresis.

**Note 4:** The stated temperature is typical for soldering of the leads during manual rework. For detailed IR reflow recommendations, refer to the Applications section.

**Note 5:** Temperature coefficient is measured by dividing the maximum change in output voltage by the specified temperature range.

**Note 6:** Load regulation is measured with a pulse from no load to the specified load current. Output changes due to die temperature change must be taken into account separately.

#### **Note 7:** Excludes load regulation errors.

**Note 8:** Peak-to-peak noise is measured with a 3-pole highpass filter at 0.1Hz and a 4-pole lowpass filter at 10Hz. The unit is enclosed in a still-air environment to eliminate thermocouple effects on the leads. The test time is 10 seconds. RMS noise is measured on a spectrum analyzer in a shielded environment.

**Note 9:** Long term stability typically has a logarithmic characteristic and therefore, changes after 1000 hours tend to be much smaller than before that time. Total drift in the second thousand hours is normally less than one third that of the first thousand hours with a continuing trend toward reduced drift with time. Long-term stability will also be affected by differential stresses between the IC and the board material created during board assembly.

**Note 10:** Hysteresis in output voltage is created by mechanical stress that differs depending on whether the IC was previously at a higher or lower temperature. Output voltage is always measured at 25°C, but the IC is cycled to the hot or cold temperature limit before successive measurements. For instruments that are stored at well controlled temperatures (within 20 or 30 degrees of operational temperature) hysteresis is usually not a dominant error source. Typical hysteresis is the worst-case of 25°C to cold to 25°C or 25°C to hot to 25°C, preconditioned by one thermal cycle.

### <span id="page-5-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS







### TYPICAL PERFORMANCE CHARACTERISTICS



**Minimum Supply Voltage vs Load Current** 2.0 1.25V OPTION INITIAL  $V_{IN} = 2.2V$ <br> $\Delta V_{OII} = 0.1\%$ 1.8  $= 0.1\%$ MINIMUM SUPPLY VOLTAGE (V) MINIMUM SUPPLY VOLTAGE (V) 1.6 1.4 1.2  $T_A = 125^{\circ}C$  $T_A = 85^{\circ}$ C  $T_A = 25\degree C$ 1.0  $T_A = -40^{\circ}C$  $T_A = -55^{\circ}C$  $0.8$   $-$ <br> $0.1\mu$ 0.1µ 1µ 10µ 100µ 1m 10m LOAD CURRENT (A)





**Load Regulation (Sourcing) Load Regulation (Sinking)**

6656 G18





**Line Regulation**







**Power Supply Rejection Ratio vs Frequency**



## TYPICAL PERFORMANCE CHARACTERISTICS





#### **Ground Current vs Load Current**



1000 ALL OPTIONS  $V_{OUT} = GND$ REVERSE INPUT CURRENT (µA) REVERSE INPUT CURRENT (µA) 100 10 1  $T_A = 125^{\circ}C$ 

INPUT VOLTAGE (V)

 $-2$   $-4$   $-6$   $-8$   $-10$   $-12$   $-14$   $-16$   $-18$   $-20$ 

 $0\frac{1}{0}$ 

6656 G11

 $T_A = 85^{\circ}$ C  $T_A = 25^{\circ}C$  $T_A = -55^{\circ}C$ 

**Reverse Input Current Reverse Output Current**



**Output Noise 0.1Hz to 10Hz**





**Output Voltage Noise Spectrum vs Load Current**



**Output Noise Voltage Spectrum vs Load Capacitance**



### TYPICAL PERFORMANCE CHARACTERISTICS







### PIN FUNCTIONS

### **(TSOT-23/DFN)**

**GND\* (Pin 1/Pin 3):** Internal Function. This pin must be tied to ground.

**GND (Pin 2/Pin 2):** Device Ground.

**NC (Pins 3, 5/Pins 1, 5):** Not Internally Connected. May be tied to  $V_{IN}$ ,  $V_{OUT}$ , GND or floated.

**V<sub>IN</sub>** (Pin 4/Pin 6): Power Supply. The minimum supply varies with output load and voltage option, see the Dropout Voltage specification in the [Electrical Characteristics](#page-4-0) table for further details. The maximum input voltage is 18V. Bypass  $V_{IN}$  with a 0.1µF capacitor to ground.

V<sub>OUT</sub> (Pin 6/Pin 4): Output Voltage. A minimum output capacitor of 1µF is required for stable operation.

**GND\*(Exposed Pad Pin 7, DFN Only):** This pin must be tied to ground.

### **(LS8)**

**NC (Pins 1, 2, 7):** Not Internally Connected. May be tied to  $V_{IN}$ ,  $V_{OUT}$ , GND or floated.

**GND\* (Pin 3):** Internal Function. This pin must be tied to ground.

**GND (Pin 4):** Device Ground.

**V<sub>OUT</sub> (Pin 5):** Output Voltage. A minimum output capacitor of 1µF is required for stable operation.

**V<sub>OUT</sub>** (Pin 6): Output Voltage. Tie to pin 5 for best load regulation.

**V<sub>IN</sub>** (Pin 8): Power Supply. Bypass V<sub>IN</sub> with a 0.1µF capacitor to ground.



# BLOCK DIAGRAM

#### **Long Battery Life**

Series references have a large advantage over shunt style references. Shunt references require a resistor from the power supply to operate. This resistor must be chosen to supply the maximum current that can be demanded by the load. When the load is not operating at this maximum current, the shunt reference must always sink this current, resulting in high dissipation and shortened battery life.

The LT6656 series reference does not require a current setting resistor and is specified to operate with any supply from 1.5V to 18V, depending on the output voltage option, load current and operating temperature (see Dropout Voltage and Minimum Input Voltage in the [Typical Performance Characteristics](#page-5-0)). When the load does not demand current, the LT6656 reduces its dissipation and battery life is extended. If the reference is not delivering load current, it dissipates only a few µW, yet the same connection can deliver 5mA of load current when required.

### **Start-Up**

To ensure proper start-up, the output voltage should be between –0.3V and the rated output voltage. If the output load may be driven more than 0.3V below ground, a low forward voltage schottky diode from the output to ground is required. The turn-on characteristics can be seen in [Figure 1](#page-10-0).



<span id="page-10-0"></span>**Figure 1. LT6656-2.5 Turn-On Characteristics,**  $C_1 = 1 \mu F$ 

#### **Output Voltage Options**

The performance of the LT6656 is consistent for the 2.048V to 5V options. The 1.25V option has slightly reduced load regulation, and unlike the higher voltage options, the minimum operating supply voltage is limited by internal circuitry rather than the output voltage.

Parameters that are based on changes in the output voltage, such as load regulation and hysteresis, remain proportional to the output voltage and are specified in relative units, for example, parts per million (ppm). Parameters that are not based on changes in the output voltage, such as supply current and reverse input current, are the same for all options.

The bandwidth of the LT6656 decreases with higher output voltage. This causes parameters that are affected by both bandwidth and output voltage, such as wideband noise and output impedance, to increase less with higher output voltage.

### **Bypass and Load Capacitance**

The LT6656 voltage reference needs a 0.1μF input bypass capacitor placed within an inch of the input pin. An additional 2.2μF capacitor should be used when the source impedance of the input supply is high or when driving heavy loads. The bypassing of other local devices may serve as the required components. The output of the LT6656 requires a capacitance of 1µF or larger. The LT6656 is stable with a wide variety of capacitor types including ceramic, tantalum and electrolytic due to its low sensitivity to ESR (5 $\Omega$  or less).

The test circuit in [Figure 2](#page-10-1) was used to test the response and stability of the LT6656 to various load currents. The resultant transient responses can be seen in [Figure 3](#page-11-0) and [Figure 4.](#page-11-1) The large scale output response to a 500mV input step is shown in [Figure 5](#page-11-2) with a more detailed photo and description in the Output Settling section.



<span id="page-10-1"></span>**Figure 2. Transient Load Test Circuit**



<span id="page-11-0"></span>



<span id="page-11-1"></span>**Figure 4. Transient Response, 1mA to 2mA Load Step (R1 = R2 = 2.49k)**



<span id="page-11-2"></span>

### **Output Settling**

The output of the LT6656 is primarily designed to source current into a load, but is capable of sinking current to aid in output transient recovery. The output stage uses a class B architecture to minimize quiescent current and has a crossover dead band as the output transitions from sourcing to sinking current.

The settling time is typically less than 8ms for output loads up to 5mA, however the time required to settle when the load is turned off or in response to an input transient can be significantly longer due to the dead band (shown in [Figure 7](#page-12-0)). During this interval the output stage is neither sourcing nor sinking current so the settling time is dominated by the ability of the application circuit to discharge the output capacitor to the voltage at which the sourcing circuitry in the output stage reactivates. Larger load currents will decrease the settling time and higher output capacitance will increase the settling time.

In application circuits where the LT6656 is experiencing a load step greater than 5µA, such as an ADC reference and supply implementation, the settling time will typically remain less than 8ms, regardless of the output settling from a previous load step.

The settling time can be estimated by the following equation:

Setting time 
$$
\approx \frac{2(\text{Deadband})(C_L)}{I_L} + (V_{OUT})(0.8 \text{ms/V})
$$

The deadband is  $\approx$ 7mV for the 2.5V option, is proportional to the voltage option (i.e.,  $\approx$ 14mV for the 5V option) and can double due to variations in processing.

The graph in [Figure 6](#page-11-3) shows the settling time versus load step with no load and with a constant 2µA load applied. Note the settling time can be longer with load steps that are not large enough to activate the sinking side of the output stage.



<span id="page-11-3"></span>**Figure 6. Output Settling Time to 0.05% vs Load Step**



<span id="page-12-0"></span>**Figure 7. Detailed Output Response to a 0.5V Input Step,**   $C_{IN} = C_{L} = 1 \mu F$ 

The photo in [Figure 7](#page-12-0) shows the output response to a 0.5V input step in both a no-load and 5µA load condition. In the no-load condition only the bias current of the internal bandgap reference (about 400nA) is available to discharge the output capacitor.

#### **Output Noise**

Low frequency noise is proportional to the output voltage and is insensitive to output current and moderate levels of output capacitance.

Wideband noise increases less with higher output voltage and is proportional to the bandwidth of the output stage, increasing with higher load current and lower output capacitance.

Peaking in the noise response is another factor contributing to the output noise level for a given frequency range. Noise peaking can be reduced by increasing the size of the output capacitor when driving heavier loads, or conversely, reducing the size of the output capacitor when driving lighter loads. Noise plots in the Typical Performance Curves section show noise spectrum with various load currents and output capacitances.

#### **Internal Protection**

The LT6656 incorporates several internal protection features that make it ideal for use in battery powered systems. Reverse input protection limits the input current to typically less than 40µA when either the LT6656 or the battery is installed backwards. In systems where the

output can be held up by a backup battery with the input pulled to ground, the reverse output protection of the LT6656 limits the output current to typically less than 30µA. The current versus reverse voltage is shown in the [Typical Performance Characteristics](#page-5-0) section.

### **Long-Term Drift**

Long-term drift cannot be extrapolated from accelerated high temperature testing. This erroneous technique gives drift numbers that are wildly optimistic. A more realistic way to determine long-term drift is to measure it over the time interval of interest. The LT6656 drift data was taken over 100 parts that were soldered onto PC boards in a typical application configuration. The boards were then placed into a constant temperature oven with  $T_A = 30^{\circ}$ C, their outputs scanned regularly and measured with an 8.5 digit DVM. The parts chosen in the Long Term Drift curves in the [Typical Performance Characteristics](#page-5-0) section represent high, low and typical units.

### **Hysteresis**

Hysteresis on the LT6656 is measured in two steps, for example, from 25°C to –40°C to 25°C, then from 25°C to 85°C to 25°C, for the industrial temperature range. After preconditioning by one thermal cycle, this two-step cycle is repeated several times and the maximum hysteresis from all the partial cycles is noted.

Results over both commercial and industrial temperature ranges are shown in [Figure 8](#page-13-0) and [Figure 9](#page-13-1). The parts cycled over the higher temperature range have a higher hysteresis than those cycled over the lower range.

### **Power Dissipation**

The LT6656 will not exceed the maximum junction temperature when operating within its specified temperature range of –40°C to 85°C, maximum input voltage of 18V and specified load current of 5mA.

### **IR Reflow Shift**

The different expansion and contraction rates of the materials that make up the LT6656 package may induce small stresses on the die that can cause the output to shift

Rev D



<span id="page-13-0"></span>**Figure 8. LT6656 S6, DC 0°C to 70°C Hysteresis**



<span id="page-13-1"></span>**Figure 9. LT6656 S6, DC –40°C to 85°C Hysteresis**



**Figure 10. LT6656 LS8 0°C to 70°C Hysteresis**



**Figure 11. LT6656 LS8 –40°C to 85°C Hysteresis**

during IR reflow. Common lead free IR reflow profiles reach over 250°C, considerably more than lead solder profiles. The higher reflow temperature of the lead free parts exacerbates the issue of thermal expansion and contraction causing the output shift to generally be greater than with a leaded reflow process.

The lead free IR reflow profile used to experimentally measure the output voltage shift in the LT6656-2.5 is shown in [Figure 12](#page-13-2). Similar results can be expected using a convection reflow oven. [Figure 13](#page-14-0) and [Figure 14](#page-14-1) show the change in output voltage that was measured for parts that were run through the reflow process for 1 cycle and also 3 cycles. Additional drift of the LT6656 after IR reflow does not vary significantly.



<span id="page-13-2"></span>**Figure 12. Lead Free Reflow Profile Due to IR Reflow**



<span id="page-14-0"></span>Figure 13. ∆V<sub>OUT</sub> Due to IR Reflow, **Peak Temperature = 260°C, SOT-23**



<span id="page-14-1"></span>Figure 14. ∆V<sub>OUT</sub> Due to IR Reflow, **Peak Temperature = 260°C, DFN**

### **PC Board Layout**

The mechanical stress of soldering a surface mount voltage reference to a PC board can cause the output voltage to shift and temperature coefficient to change.

To reduce the effects of stress-related shifts, position the reference near the short edge of the PC board or in a corner. In addition, slots can be cut into the board on two

sides of the device. See Application Note AN82 for more information. http://www.linear.com

The input and output capacitors should be mounted close to the package. The GND and  $V_{\text{OUT}}$  traces should be as short as possible to minimize the voltage drops caused by load and ground currents. Excessive trace resistance directly impacts load regulation.

#### **Humidity Sensitivity**

Plastic mold compounds absorb water. With changes in relative humidity, plastic packaging materials change the amount of pressure they apply to the die inside, which can cause slight changes in the output of a voltage reference, usually on the order of 100ppm. The LS8 package is hermetic, so it is not affected by humidity, and is therefore more stable in environments where humidity may be a concern. However, PC board material may absorb water and apply mechanical stress to the LT6656LS8. Proper board materials and layout are essential.

For best stability, the PC board layout is critical. Change in temperature and position of the PC board, as well as aging, can alter the mechanical stress applied to components soldered to the board. FR4 and similar materials also absorb water, causing the board to swell. Even conformal coating or potting of the board does not always eliminate this effect, though it may delay the symptoms by reducing the rate of absorption. Removing power and ground planes in the PC board under the voltage reference can improve the stability significantly.

[Figure 15](#page-15-0) shows a tab cut through the PC board on three sides of an LT6656, which significantly reduces stress on the IC, as described in Application Note 82.

An additional advantage of slotting the PC board is that the LT6656 is thermally isolated from surrounding circuitry. This can help reduce thermocouple effects and improve accuracy.

Rev D



**Figure 15. 3-Sided PCB Cutout**

## TYPICAL APPLICATIONS

#### **Regulator Reference**

The robust input and output of the LT6656 along with its high output current make it an excellent precision low power regulator as well as a reference. The LT6656 would be a good match with a small, low power microcontroller. Using the LT6656 as a regulator reduces power consumption, decreases solution size and increases the accuracy of the microcontroller's on board ADC.

### **Low Power ADC Reference**

Low power ADCs draw only a few µAs during their idle period and well over 100µA during conversions. Despite these surges of current, the ADC in reality can have very low power consumption. [Figure 17](#page-15-1) shows the LTC2480, a low power delta sigma ADC. When the ADC is disabled its quiescent current  $(I<sub>Q</sub>)$  is roughly 1µA, during conversion the  $I<sub>0</sub>$  jumps up to 160µA. In reality, the power consumption is not only based on the  $I_{\Omega}$  during conversion, but the real power consumption of the ADC is set by the conversion time and the sample rate. The LTC2480 shown in [Figure 17](#page-15-1) has a conversion time of 160ms which sets the maximum sample rate of 6 samples per second. The maximum sample rate also sets the maximum current consumption to 160µA, but at slower sample rates the ADC will have significantly lower average current draw. If the ADC is sampled at 1 sample per second the average current drawn by the ADC during a 1 second interval would only be 26.4µA. When taking into consideration the

<span id="page-15-0"></span>current drawn by the reference, the total current draw is only 27.4µA. This system is greatly simplified because the precision reference does not need to be cycled on and off to save power. Furthermore, leaving the reference on continuously eliminates concern for turn-on settling time.







<span id="page-15-1"></span>**Figure 17. Low Power ADC Reference**

## TYPICAL APPLICATIONS



#### **Extended Supply Range Reference**

**Boosted Output Current Reference**



## TYPICAL APPLICATIONS



**ADC Reference and Bridge Excitation Supply**



### TYPICAL APPLICATIONS



**Low Power Precision High Voltage Supply Monitor, IQ = 1.4µA, High Voltage Supply Load = 10µA**









### PACKAGE DESCRIPTION

5. MOLD FLASH SHALL NOT EXCEED 0.254mm 6. JEDEC PACKAGE REFERENCE IS MO-193



**S6 Package 6-Lead Plastic TSOT-23**

(Reference LTC DWG # 05-08-1636)

### PACKAGE DESCRIPTION



**DC6 Package**

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

### PACKAGE DESCRIPTION



**LS8 Package 8-Pin Leadless Chip Carrier (5mm** × **5mm)** (Reference LTC DWG # 05-08-1852 Rev B)

5. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE

TOP AND BOTTOM OF PACKAGE

### REVISION HISTORY



### TYPICAL APPLICATION





# RELATED PARTS





Rev D