

Precision Reference

- **Tight Initial Output Voltage: <0.05%**
- **Ultralow Drift: 3ppm/**°**C Typical**
- **Series or Shunt Operation**
- Curvature Corrected
- Ultrahigh Line Rejection: ≈0.5ppm/V
- Low Output Impedance:  $\approx$  0.02Ω
- Plug-In Replacement for Present References
- Available at 2.5V, 4.5V, 5V, and 10V
- 100% Noise Tested
- Temperature Output
- Industrial Temperature Range in SO-8
- Available in 8-Lead N8 and S8 Packages

#### **APPLICATIONS** uu<br>A

- Negative Shunt References
- A/D and D/A Converters
- Precision Regulators
- Constant Current Sources
- **WF Converters**
- Bridge Excitation

# **TYPICAL APPLICATION U**



#### $^\dagger$ A1 V<sub>OS</sub> AND DRIFT ARE NOT CRITICAL BECAUSE A2 ACTS AS A DIFFERENTIAL AMPLIFIER.

## **FEATURES DESCRIPTIO <sup>U</sup>**

The LT®1019 is a third generation bandgap voltage reference utilizing thin film technology and a greatly improved curvature correction technique. Wafer level trimming of both reference and output voltage combines to produce very low TC and tight initial output voltage tolerance.

The LT1019 can both sink and source up to 10mA and can be used in either the series or shunt mode, allowing the reference to operate with positive or negative output voltages without external components. Minimum input/ output voltage is less than 1V in the series mode, providing improved tolerance of low line conditions and excellent line regulation.

The LT1019 is available in four voltages: 2.5V, 4.5V, 5V and 10V. It is a direct replacement for most bandgap references presently available including AD580, AD581, REF-01, REF-02, MC1400, MC1404 and LM168.

 $\overline{\mathcal{A}}$ , LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

#### **Ultralinear Strain Gauge Output Voltage Drift**





#### **ABSOLUTE MAXIMUM RATINGS** (Note 1)





# **PACKAGE/ORDER INFORMATION**





#### **AVAILABLE OPTIONS**



# **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes specifications which apply over the full operating temperature range, otherwise specifications are TA = 25**°**C.**  $V_{IN}$  = 15V,  $I_{OUT}$  = 0 unless otherwise noted.





### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes specifications which apply over the full operating temperature range, otherwise specifications are TA = 25**°**C.**  $V_{IN}$  = 15V,  $I_{OIII}$  = 0 unless otherwise noted.



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** These are high power conditions and are therefore quaranteed only at temperatures equal to or below 70°C. Input is either floating, tied to output or held higher than output.

**Note 3:** Output voltage drift is measured using the box method. Output voltage is recorded at  $T_{MIN}$ , 25°C and  $T_{MAX}$ . The lowest of these three readings is subtracted from the highest and the resultant difference is divided by  $(T_{MAX} - T_{MIN})$ .

**Note 4:** Line regulation and load regulation are measured on a pulse basis with low duty cycle. Effects due to die heating must be taken into account separately. See thermal regulation and application section.

**Note 5:** Load regulation is measured at a point 1/8" below the base of the package with Kelvin contacts.

**Note 6:** Shunt regulation is measured with the input floating. This parameter is also guaranteed with the input connected  $(V_{IN} - V_{OUT}) > 1V$ , 0mA  $\leq$   $I_{SINK} \leq$  10mA. Shunt and sink current flow into the output.

**Note 7:** Thermal regulation is caused by die temperature gradients created by load current or input voltage changes. This effect must be added to normal line or load regulation.

**Note 8:** Minimum shunt current is measured with shunt voltage held 20mV below the value measured at 1mA shunt current.

**Note 9:** Minimum input/output voltage is measured by holding input voltage 0.5V above the nominal output voltage, while measuring  $V_{IN} - V_{OUIT}$ .

**Note 10:** RMS noise is measured with a single pole highpass filter at 10Hz and a 2-pole lowpass filter at 1kHz. The resulting output is full-wave rectified and then integrated for a fixed period, making the final reading an average as opposed to RMS. A correction factor of 1.1 is used to convert from average to RMS, and a second correction of 0.88 is used to correct the nonideal bandpass of the filters.

**Note 11:** If the part is stored outside of the specified temperature range, the output may shift due to hysteresis.



#### **TYPICAL PERFORMANCE CHARACTERISTICS**





**Quiescent Current**









**Shunt Mode Characteristics (LT1019-2.5)**







**Shunt Mode Characteristics (LT1019-5)**



**Shunt Mode Characteristics (LT1019-10)**





## **C C HARA TERISTICS U W TYPICAL PERFOR A CE**



### **BLOCK DIAGRAW**



# **APPLICATIONS INFORMATION**

#### **Line and Load Regulation**

Line regulation on the LT1019 is nearly perfect. A 10V change in input voltage causes a typical output shift of less than 5ppm. Load regulation (sourcing current) is nearly as good. A 5mA change in load current shifts output voltage by only 100<sub>u</sub>V. These are *electrical* effects, measured with low duty cycle pulses to eliminate heating effects. In real world applications, the *thermal* effects of load and line changes must be considered.

Two separate thermal effects are evident in monolithic circuits. One is a gradient effect, where power dissipation on the die creates temperature gradients. These gradients can cause output voltage shifts even if the overall temperature coefficient of the reference is zero. The LT1019, unlike previous references, specifies thermal regulation caused by die temperature gradients.The specification is 0.5ppm/mW. To calculate the effect on output voltage, simply multiply the *change* in device power dissipation by





### **APPLICATIONS INFORMATION**

the thermal regulation specification. Example: a 10V device with a nominal input voltage of 15V and load current of 5mA. Find the effect of an input voltage change of 1V and a load current change of 2mA.

 $\Delta P$  (line change) =  $(\Delta V_{IN})(I_{LOAD})$  = (1V)(5mA) = 5mW  $\Delta V_{OUT} = (0.5$ ppm/mW $)(5$ mW $) = 2.5$ ppm

 $\Delta P$  (load change) =  $(\Delta I_{\text{LOAD}})(V_{\text{IN}} - V_{\text{OUT}})$  $= (2 \text{mA})(5 \text{V}) = 10 \text{mW}$ 

$$
\Delta V_{\text{OUT}} = (0.5 \text{ppm/mW})(10 \text{mW}) = 5 \text{ppm}
$$

Even though these effects are small, they should be taken into account in critical applications, especially where input voltage or load current is high.

The second thermal effect is overall die temperature change. The magnitude of this change is the product of change in power dissipation times the thermal resistance  $(\theta_{JA})$  of the IC package  $\approx$  (100°C/W to 150°C/W). The effect on the reference output is calculated by multiplying die temperature change by the temperature drift specification of the reference. Example: same conditions as above with  $\theta_{JA}$  = 150°C/W and an LT1019 with 20ppm/°C drift specification.

 $\Delta P$  (line change) = 5mW  $\Delta V_{\text{OUT}} = (5 \text{mW})(150^{\circ} \text{C/W})(20 \text{ppm}/^{\circ} \text{C})$  $= 15$ ppm  $\Delta P$  (load change) = 10mW  $\Delta V_{\text{OUT}} = (10 \text{mW})(150^{\circ} \text{C/W})(20 \text{ppm}/^{\circ} \text{C})$  $= 30$ ppm

These calculations show that thermally induced output voltage variations can easily exceed the electrical effects. In critical applications where shifts in power dissipation are expected, a small clip-on heat sink can significantly improve these effects by reducing overall die temperature change. Alternately, an LT1019A can be used with four times lower TC. If warm-up drift is of concern, these measures will also help. With warm-up drift, *total* device power dissipation must be considered. In the example given, warm-up drift (worst case) is equal to:

Warm-up drift =  $[(V_{IN})(I_Q) + (V_{IN} - V_{OUT})(I_{LOAD})]$  $[(\theta_{JA})(TC)]$ with  $I<sub>0</sub>$  (quiescent current) = 0.6mA, Warm-up drift =  $[(15V)(0.6mA) + (5V)(5mA)]$  $[(150^{\circ}C/W)(25ppm/{\circ}C)]$ = 127.5ppm

Note that 74% of the warm-up drift is due to load current times input/output differential. This emphasizes the importance of keeping both these numbers low in critical applications.

Note that line regulation is now affected by reference output impedance. R1 should have a wattage rating high enough to withstand full input voltage if output shorts must be tolerated. Even with load currents below 10mA, R1 can be used to reduce power dissipation in the LT1019 for lower warm-up drift, etc.

#### **Output Trimming**

Output voltage trimming on the LT1019 is nominally accomplished with a potentiometer connected from output to ground with the wiper tied to the trim pin. The LT1019 was made compatible with existing references, so the trim range is large:  $+6\%$ ,  $-6\%$  for the LT1019-2.5, +5%, –13% for the LT1019-5, and +5%, –27% for the LT1019-10. This large trim range makes precision trimming rather difficult. One solution is to insert resistors in series with both ends of the potentiometer. This has the disadvantage of potentially poor tracking between the fixed resistors and the potentiometer. A second method of reducing trim range is to insert a resistor in series with the wiper of the potentiometer. This works well only for very small trim range because of the mismatch in TCs between the series resistor and the internal thin film resistors. These film resistors can have a TC as high as 500ppm/°C. That same TC is then transferred to the change in output voltage: a 1% shift in output voltage causes a  $(500\text{ppm})(1\%) = 5\text{ppm}/^{\circ}\text{C}$  change in output voltage drift.



## **APPLICATIONS INFORMATION**

The worst-case error in initial output voltage for the LT1019 is 0.2%, so a series resistor is satisfactory if the output is simply trimmed to nominal value. The maximum TC shift expected would be 1ppm/°C.

#### **Using the Temp Pin**

The LT1019 has a TEMP pin like several other bandgap references. The voltage on this pin is directly proportional to absolute temperature (PTAT) with a slope of approximately 2.1mV/°C. Room temperature voltage is therefore approximately  $(295^\circ K)(2.1 \text{mV}/^\circ C) = 620 \text{mV}$ . This voltage varies with process parameters and should not be used to measure absolute temperature, but rather relative temperature changes. Previous bandgap references have been very sensitive to any loading on the TEMP pin because it is an integral part of the reference "core" itself. The LT1019 "taps" the core at a special point which has much less effect on the reference. The relationship between TEMP pin loading and a change in reference output voltage is less than 0.05%/µA, about ten times improvement over previous references.

#### **Output Bypassing**

The LT1019 is designed to be stable with a wide range of load currents and output capacitors. The 4.5V, 5V, and 10V devices do not oscillate under any combination of capacitance and load. The 2.5V device can oscillate when sinking currents between 1mA and 6mA for load capacitance between 400pF and 2µF (see Figure 1).

If output bypassing is desired to reduce high frequency output impedance, keep in mind that loop phase margin is significantly reduced for output capacitors between 500pF and  $1\mu$ F if the capacitor has low ESR (Effective Series Resistance). This can make the output "ring" with tran-





sient loads. The best transient load response is obtained by deliberately adding a resistor to increase ESR as shown in Figure 1.

Use configuration (a) if DC voltage error cannot be compromised as load current changes. Use (b) if absolute minimum peak perturbation at the load is needed. For best transient response, the output can be loaded with  $\geq 1 \text{mA}$ DC current.

### **TYPICAL APPLICATIONS**





**Wide Range Trim** ≥±**5% Narrow Trim Range (**±**0.2%)**





#### **TYPICAL APPLICATIONS**



#### **Precision 1uA Current Source Negative Series Reference**



#### **Trimming LT1019-5 Output to 5.120V Trimming LT1019-10 Output to 10.240V**





**Output Current Boost with Current Limit**





# **SCHEMATIC DIAGRAM**





#### **PACKAGE DESCRIPTION**



**N8 Package 8-Lead PDIP (Narrow 0.300)** (LTC DWG # 05-08-1510)



**S8 Package 8-Lead Plastic Small Outline (Narrow 0.150)** (LTC DWG # 05-08-1610)





Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

### **TYPICAL APPLICATION U**



**Negative 10V Reference for CMOS DAC**

#### **RELATED PARTS**



