Part No.: | ADSP-21486 |
Page: | 71 Pages |
Size: | 1862 KB |
Manufacturer: | Analog Devices, Inc. |
Logo: | |
Views: | 1 |
Update Time: | 2023-12-22 10:22:18 |
DataSheet: | Download |
Part No. | Packing | SPQ | Marking | MSL | Pins | Temp Range | Package Description | Buy |
ADSP-21486KSWZ-2A | Tray | 3 | 100 | 0°C ~ 110°C | 100-Lead LQFP_EP | |||
ADSP-21486KSWZ-2B | Tray | 3 | 176 | 0°C ~ 110°C | 176-Lead LQFP_EP | |||
ADSP-21486KSWZ-2AB | Tray | 3 | 100 | 0°C ~ 110°C | 100-Lead LQFP_EP | |||
ADSP-21486KSWZ-2BB | Tray | 3 | 176 | 0°C ~ 110°C | 176-Lead LQFP_EP | |||
ADSP-21486KSWZ-3A | Tray | 3 | 100 | 0°C ~ 110°C | 100-Lead LQFP_EP | |||
ADSP-21486KSWZ-3B | Tray | 3 | 176 | 0°C ~ 110°C | 176-Lead LQFP_EP | |||
ADSP-21486KSWZ-3AB | Tray | 3 | 100 | 0°C ~ 110°C | 100-Lead LQFP_EP | |||
ADSP21486KSWZ3ABRL | Tray | 3 | 100 | 0°C ~ 110°C | 100-Lead LQFP_EP | |||
ADSP-21486KSWZ-3BB | Tray | 3 | 176 | 0°C ~ 110°C | 176-Lead LQFP_EP | |||
ADSP-21486KSWZ-4A | Tray | 3 | 100 | 0°C ~ 110°C | 100-Lead LQFP_EP | |||
ADSP-21486KSWZ-4AB | Tray | 3 | 100 | 0°C ~ 110°C | 100-Lead LQFP_EP |
The fourth generation of SHARC® Processors now includes the ADSP-21486 and offers increased performance, hardware-based filter accelerators, audio and application-focused peripherals, and new memory configurations capable of supporting the latest surround-sound decoder algorithms. All devices are pin-compatible with each other and completely code-compatible with all prior SHARC Processors. These newest members of the fourth generation SHARC Processor family are based on a single-instruction, multiple-data (SIMD) core, which supports both 32-bit fixed-point and 32-/40-bit floating-point arithmetic formats making them particularly suitable for high-performance audio applications.
The ADSP-21486 offers the highest performance–400 MHz/2400 MFLOPs–in an LQFP package within the fourth generation SHARC Processor family. This level of performance makes the ADSP-21486 particularly well suited to address the consumer audio segment. In addition to its high core performance, the ADSP-21486 includes additional processing blocks such as FIR, IIR, and FFT accelerators to increase the total performance of the system. There is a new feature called Variable Instruction Set Architecture (VISA) that allows the code size to be decreased by 20% to 30% and increase the memory size availability. The ADSP-21486 is ideal for applications that do not need the burden of adding an external DRAM memory component.
Fourth-generation SHARC Processors also integrate application-specific peripherals designed to simplify hardware design, minimize design risks, and ultimately reduce time to market. Grouped together, and broadly named the Digital Applications Interface (DAI), these functional blocks may be connected to each other or to external pins via the software-programmable Signal Routing Unit (SRU). The SRU is an innovative architectural feature that enables complete and flexible routing amongst DAI blocks. Peripherals connected through the SRU include but are not limited to serial ports, IDP, S/PDIF Tx/Rx, and an 8-Channel asynchronous sample rate converter block. The fourth generation SHARC allows data from the serial ports to be directly transferred to external memory by the DMA controller. Other peripherals such as SPI, UART and Two-Wire Interface are routed through a Digital Peripheral Interface (DPI).