DataSheetAll » Manufacturer » Analog Devices, Inc. » AD9628 Datasheet
AD9628 Datasheet

AD9628 Datasheet

12-Bit, 125/105 MSPS, 1.8 V Dual Analog-to-Digital Converter
Part No.: AD9628
Page: 42 Pages
Size: 1164 KB
Manufacturer: Analog Devices, Inc.
Logo:
Views: 0
Update Time: 2025-02-14 14:46:27
DataSheet: Download

AD9628 Datasheet Applicable Part

Part No. Packing SPQ Marking MSL Pins Temp Range Package Description Buy
AD9628BCPZ-105 Tray 260 AD9628BCPZ-105 3 64 -40°C ~ 85°C 64-Lead LFCSP_VQ  
AD9628BCPZ-125 Tray 260 AD9628BCPZ-125 3 64 -40°C ~ 85°C 64-Lead LFCSP_VQ  
AD9628BCPZRL7-105 Reel 750 AD9628BCPZ-105 3 64 -40°C ~ 85°C 64-Lead LFCSP_VQ  
AD9628BCPZRL7-125 Reel 750 AD9628BCPZ-125 3 64 -40°C ~ 85°C 64-Lead LFCSP_VQ  
SPQ:Standard Pack Quantity;MSL:Moisture Sensitivity Level

AD9628 Datasheet(PDF)

AD9628 Datasheet(Picture)

AD9628 Features

  • 1.8 V analog supply operation
  • 1.8 V CMOS or LVDS outputs
  • SNR = 71.2 dBFS at 70 MHz
  • SFDR = 93 dBc at 70 MHz
  • Low power: 101 mW/channel at 125 MSPS
  • Differential analog input with 650 MHz bandwidth
  • IF sampling frequencies to 200 MHz
  • On-chip voltage reference and sample-and-hold circuit
  • 2 V p-p differential analog input
  • DNL = ±0.25 LSB
  • See data sheet for additional features

AD9628 Applications

  • Communications
  • Diversity radio systems
  • Multimode digital receivers
    GSM, EDGE, W-CDMA, LTE, CDMA2000, WIMAX, TD-SCDMA
  • I/Q demodulation systems
  • Smart antenna systems
  • Broadband data applications
  • Battery-powered instruments
  • Hand-held scope meters
  • Portable medical imaging
  • Ultrasound
  • Radar/LIDAR

AD9628 Description

The AD9628 is a monolithic, dual-channel, 1.8 V supply, 12-bit, 125 MSPS/105 MSPS analog-to-digital converter (ADC). It features a high performance sample-and-hold circuit and on-chip voltage reference.

The product uses multistage differential pipeline architecture with output error correction logic to provide 12-bit accuracy at 125 MSPS data rates and to guarantee no missing codes over the full operating temperature range.

The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user-defined test patterns entered via the serial port interface (SPI).

A differential clock input controls all internal conversion cycles. An optional duty cycle stabilizer (DCS) compensates for wide variations in the clock duty cycle while maintaining excellent overall ADC performance.

The digital output data is presented in offset binary, Gray code, or twos complement format. A data output clock (DCO) is provided for each ADC channel to ensure proper latch timing with receiving logic. 1.8 V CMOS or LVDS output logic levels are supported. Output data can also be multiplexed onto a single output bus.

AD9628 Related Parts

About DataSheetAll|Contact Us|Privacy Policy|Manufacturer List|Sitemap|XML|TXT
CopyRight © 2024 DataSheetAll(datasheetall.com)