Part No.: | AD9628 |
Page: | 42 Pages |
Size: | 1164 KB |
Manufacturer: | Analog Devices, Inc. |
Logo: | ![]() |
Views: | 0 |
Update Time: | 2025-02-14 14:46:27 |
DataSheet: | Download |
Part No. | Packing | SPQ | Marking | MSL | Pins | Temp Range | Package Description | Buy |
AD9628BCPZ-105 | Tray | 260 | AD9628BCPZ-105 | 3 | 64 | -40°C ~ 85°C | 64-Lead LFCSP_VQ | |
AD9628BCPZ-125 | Tray | 260 | AD9628BCPZ-125 | 3 | 64 | -40°C ~ 85°C | 64-Lead LFCSP_VQ | |
AD9628BCPZRL7-105 | Reel | 750 | AD9628BCPZ-105 | 3 | 64 | -40°C ~ 85°C | 64-Lead LFCSP_VQ | |
AD9628BCPZRL7-125 | Reel | 750 | AD9628BCPZ-125 | 3 | 64 | -40°C ~ 85°C | 64-Lead LFCSP_VQ |
The AD9628 is a monolithic, dual-channel, 1.8 V supply, 12-bit, 125 MSPS/105 MSPS analog-to-digital converter (ADC). It features a high performance sample-and-hold circuit and on-chip voltage reference.
The product uses multistage differential pipeline architecture with output error correction logic to provide 12-bit accuracy at 125 MSPS data rates and to guarantee no missing codes over the full operating temperature range.
The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user-defined test patterns entered via the serial port interface (SPI).
A differential clock input controls all internal conversion cycles. An optional duty cycle stabilizer (DCS) compensates for wide variations in the clock duty cycle while maintaining excellent overall ADC performance.
The digital output data is presented in offset binary, Gray code, or twos complement format. A data output clock (DCO) is provided for each ADC channel to ensure proper latch timing with receiving logic. 1.8 V CMOS or LVDS output logic levels are supported. Output data can also be multiplexed onto a single output bus.